

# STM32H723xx STM32H730xx STM32H733xx STM32H725xx STM32H735xx

Errata sheet

## STM32H72xx/73xx device errata

## **Applicability**

This document applies to the part numbers of STM32H72xx/73xx devices and the device variants as stated in this page.

It gives a summary and a description of the device errata, with respect to the device datasheet and reference manual RM0468.

Deviation of the real device behavior from the intended device behavior is considered to be a device limitation. Deviation of the description in the reference manual or the datasheet from the intended device behavior is considered to be a documentation erratum. The term "errata" applies both to limitations and documentation errata.

**Table 1. Device summary** 

| Reference   | Part numbers                                                    |
|-------------|-----------------------------------------------------------------|
| STM32H723xx | STM32H723ZG, STM32H723VG, STM32H723ZE, STM32H723VE              |
| STM32H730xx | STM32H730AB, STM32H730IB, STM32H730VB, STM32H730ZB              |
| STM32H733xx | STM32H733ZG, STM32H733VG                                        |
| STM32H725xx | STM32H725ZG, STM32H725VG, STM32H725RG, STM32H725IG, STM32H725AG |
| STM32H735xx | STM32H735ZG, STM32H735VG, STM32H735RG, STM32H735IG, STM32H735AG |

Table 2. Device variants

| Reference                            | Silicon revision codes        |                       |  |
|--------------------------------------|-------------------------------|-----------------------|--|
| Reference                            | Device marking <sup>(1)</sup> | REV_ID <sup>(2)</sup> |  |
| STM32H723xx/STM32H730xx/733xx/725xx/ | Α                             | 0x1000                |  |
| 735xx                                | Z                             | 0x1001                |  |

- 1. Refer to the device datasheet for how to identify this code on different types of package.
- 2. REV\_ID[15:0] bitfield of DBGMCU\_IDC register.



## 1 Summary of device errata

The following table gives a quick reference to the STM32H72xx/73xx device limitations and their status:

A = limitation present, workaround available

N = limitation present, no workaround available

P = limitation present, partial workaround available

"-" = limitation absent

Applicability of a workaround may depend on specific conditions of target application. Adoption of a workaround may cause restrictions to target application. Workaround for a limitation is deemed partial if it only reduces the rate of occurrence and/or consequences of the limitation, or if it is fully effective for only a subset of instances on the device or in only a subset of operating modes, of the function concerned.

Table 3. Summary of device limitations

|                                         |         |                                                                                                               | Status    |          |  |
|-----------------------------------------|---------|---------------------------------------------------------------------------------------------------------------|-----------|----------|--|
| Function                                | Section | Limitation                                                                                                    | Rev.<br>A | Rev<br>Z |  |
|                                         | 2.1.1   | PLD might perform linefill to address that would generate a MemManage Fault                                   | А         | А        |  |
| Corre                                   | 2.1.2   | Software programming errors might not be reported for online MBIST access to the ICACHE                       | N         | N        |  |
| Core                                    | 2.1.3   | ECC error causes data corruption when the data cache error bank registers are locked                          | Α         | Α        |  |
|                                         | 2.1.4   | Store after cache invalidate without intervening barrier might cause inconsistent memory view                 | Α         | Α        |  |
|                                         | 2.2.1   | A tamper event does not erase the backup RAM when the backup RAM clock is disabled                            | Α         | Α        |  |
|                                         | 2.2.2   | A tamper event does not erase the OTFDEC keys when the backup RAM clock is disabled                           | -         | Α        |  |
| System                                  | 2.2.3   | Secure firmware install (SFI) is not supported                                                                | N         | N        |  |
| , , , , , , , , , , , , , , , , , , , , | 2.2.4   | LSE CSS detection occurs even when the LSE CSS is disabled                                                    | Р         | Р        |  |
|                                         | 2.2.5   | USB DFU is not functional when the device is readout protected (RDP level 1)                                  | Р         | Р        |  |
|                                         | 2.2.6   | LSE crystal oscillator may be disturbed by transitions on PC13                                                | N         | N        |  |
| MDMA                                    | 2.3.1   | Non-flagged MDMA write attempts to reserved area                                                              | Α         | Α        |  |
| BDMA                                    | 2.4.1   | BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear           | Α         | Α        |  |
| DMA                                     | 2.5.1   | DMA stream locked when transferring data to/from USART/UART                                                   | Α         | Α        |  |
|                                         | 2.6.1   | SOFx not asserted when writing into DMAMUX_CCFR register                                                      | N         | N        |  |
|                                         | 2.6.2   | OFx not asserted for trigger event coinciding with last DMAMUX request                                        | N         | N        |  |
| DMAMUX                                  | 2.6.3   | OFx not asserted when writing into DMAMUX_RGCFR register                                                      | N         | N        |  |
|                                         | 2.6.4   | Wrong input DMA request routed upon specific DMAMUX_CxCR register write coinciding with synchronization event | Α         | Α        |  |
|                                         | 2.7.1   | Dummy read cycles inserted when reading synchronous memories                                                  | N         | N        |  |
| FMC                                     | 2.7.2   | Wrong data read from a busy NAND memory                                                                       | Α         | Α        |  |
|                                         | 2.7.3   | Unsupported read access with unaligned address                                                                | Р         | Р        |  |
|                                         | 2.8.1   | Spurious interrupt in AND-match polling mode with full data masking                                           | Α         | Α        |  |
| OCTOSPI                                 | 2.8.2   | Hybrid wrap data transfer corruption upon an internal event                                                   | Α         | Α        |  |
|                                         | 2.8.3   | Hybrid wrap registers not functional                                                                          | Α         | Α        |  |

ES0491 - Rev 9 page 2/47



|          |                       |                                                                                                                                                 | Sta       | atus      |  |
|----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--|
| Function | Section               | Limitation                                                                                                                                      | Rev.<br>A | Rev.<br>Z |  |
|          | 2.8.4                 | Odd address alignment and odd byte number not supported at specific conditions                                                                  | А         | Α         |  |
|          | 2.8.5                 | Data not sampled correctly on reads without DQS and with less than two cycles before the data phase                                             | Α         | Α         |  |
|          | 2.8.6                 | Memory-mapped write error response when DQS output is disabled                                                                                  | Р         | Р         |  |
|          | 2.8.7                 | Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split                                               | Α         | Α         |  |
|          | 2.8.8                 | Single-, dual- and quad-SPI modes not functional with DQS input enabled                                                                         | N         | N         |  |
| OCTOCRI  | 2.8.9                 | Additional bytes read in indirect mode with DQS input enabled when data length is too short                                                     | Α         | Α         |  |
| OCTOSPI  | 2.8.10                | Received data corrupted after arbitration ownership toggles when using clock mode 3 and no DQS for read direction                               | Α         | Α         |  |
|          | 2.8.11                | Deadlock can occur under certain conditions                                                                                                     | Α         | Α         |  |
|          | 2.8.12                | Deadlock or write-data corruption after spurious write to a misaligned address in OCTOSPI_AR register                                           | N         | N         |  |
|          | 2.8.13                | At least six cycles memory latency must be set when DQS is used for HyperBus <sup>™</sup> memories                                              | Α         | Α         |  |
|          | 2.8.15                | Read data corruption when a wrap transaction is followed by a linear read to the same MSB address                                               | N         | N         |  |
|          | 2.8.16                | Transactions are limited to 8 Mbytes in OctaRAM <sup>™</sup> memories                                                                           | N         | N         |  |
| SDMMC    | 2.8.4   Odd continues | Command response and receive data end bits not checked                                                                                          | N         | N         |  |
|          | 2.10.1                | New context conversion initiated without waiting for trigger when writing new context in ADC_JSQR with JQDIS = 0 and JQM = 0                    |           | Α         |  |
|          | 2.10.2                | Two consecutive context conversions fail when writing new context in ADC_JSQR just after previous context completion with JQDIS = 0 and JQM = 0 | А         | А         |  |
|          | 2.10.3                | Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode                                  | Α         | Α         |  |
|          | 2.10.4                | ADC_AWDy_OUT reset by non-guarded channels                                                                                                      | Α         | Α         |  |
| ADC      | 2.10.5                | Injected data stored in the wrong ADC_JDRx registers                                                                                            | Α         | Α         |  |
| ADO      | 2.10.6                | ADC slave data may be shifted in Dual regular simultaneous mode                                                                                 | Α         | Α         |  |
|          | 2.10.7                | ADC3 conversion data corrupted when switching input channels                                                                                    | N         | -         |  |
|          | 2.10.8                | ADC3 performance decreased at low frequency                                                                                                     | Α         | -         |  |
|          | 2.10.9                | ADC3 built-in offset calibration not functional                                                                                                 | N         | -         |  |
|          | 2.10.10               | ADC3 injected channel conversion while regular conversion is running may provide corrupted data                                                 | Р         | Р         |  |
|          | 2.10.11               | An ADC instance may impact the accuracy of another ADC instance in specific conditions                                                          | N         | N         |  |
| DAC      | 2.11.1                | Invalid DAC channel analog output if the DAC channel MODE bitfield is programmed before DAC initialization                                      | Α         | Α         |  |
| DAG      | 2.11.2                | DMA underrun flag not set when an internal trigger is detected on the clock cycle of the DMA request acknowledge                                | N         | N         |  |
| VDEEDUE  | 2.12.1                | Overshoot on VREFBUF output                                                                                                                     | Α         | Α         |  |
| VKELBUL  | 2.12.2                | VREFBUF Hold mode cannot be used                                                                                                                | N         | N         |  |
| OTFDEC   | 2.13.1                | OTFDEC encryption key not erased upon a tamper event                                                                                            | N         | -         |  |

ES0491 - Rev 9 page 3/47



|              |                                                                                                                     |                                                                                                                | Sta  | tus       |  |
|--------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|-----------|--|
| Function     | Section                                                                                                             | Limitation                                                                                                     | Rev. | Rev.<br>Z |  |
|              | 2.14.1                                                                                                              | One-pulse mode trigger not detected in master-slave reset + trigger configuration                              | Р    | Р         |  |
| TIM          | 2.14.2                                                                                                              | Consecutive compare event missed in specific conditions                                                        | N    | N         |  |
|              | 2.14.3                                                                                                              | Output compare clear not working with external counter reset                                                   | Р    | Р         |  |
|              | 2.14.4                                                                                                              | Bidirectional break mode not working with short pulses                                                         | N    | N         |  |
| 2.15.1       |                                                                                                                     | Device may remain stuck in LPTIM interrupt when entering Stop mode                                             | Α    | Α         |  |
| LPTIM        | 2.15.2                                                                                                              | Device may remain stuck in LPTIM interrupt when clearing event flag                                            | Р    | Р         |  |
|              | 2.15.3                                                                                                              | LPTIM events and PWM output are delayed by one kernel clock cycle                                              | Р    | Р         |  |
| WWDG         | WWDG 2.16.1 WWDG not functional when V <sub>DD</sub> is lower than 2.7 V and VOS0 or VOS1 voltage level is selected |                                                                                                                | N    | N         |  |
|              | 2.17.1                                                                                                              | RTC interrupt can be masked by another RTC interrupt                                                           | Α    | Α         |  |
|              | 2.17.2                                                                                                              | Calendar initialization may fail in case of consecutive INIT mode entry                                        | Α    | Α         |  |
| RTC and TAMP | 2.17.3                                                                                                              | Alarm flag may be repeatedly set when the core is stopped in debug                                             | N    | N         |  |
| -            | 2.17.4                                                                                                              | A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF  | N    | N         |  |
|              | 2.18.1                                                                                                              | Wrong data sampling when data setup time (t <sub>SU;DAT</sub> ) is shorter than one I2C kernel clock period    | Р    | Р         |  |
|              | 2.18.2                                                                                                              | Spurious bus error detection in master mode                                                                    | Α    | Α         |  |
| I2C          | 2.18.3                                                                                                              | OVR flag not set in underrun condition                                                                         | N    | N         |  |
|              | 2.18.4                                                                                                              | Transmission stalled after first byte transfer                                                                 | Α    | Α         |  |
| _            | 2.18.5                                                                                                              | SDA held low upon SMBus timeout expiry in slave mode                                                           | Α    | Α         |  |
|              | 2.19.1                                                                                                              | Anticipated end-of-transmission signaling in SPI slave mode                                                    | Α    | Α         |  |
|              | 2.19.2                                                                                                              | Data corruption due to noisy receive line                                                                      | Α    | Α         |  |
| USART        | 2.19.3                                                                                                              | DMA stream locked when transferring data to/from USART                                                         | Α    | Α         |  |
|              | 2.19.4                                                                                                              | Received data may be corrupted upon clearing the ABREN bit                                                     | Α    | Α         |  |
|              | 2.19.5                                                                                                              | Noise error flag set while ONEBIT is set                                                                       | N    | N         |  |
|              | 2.20.1                                                                                                              | DMA stream locked when transferring data to/from LPUART                                                        | Α    | Α         |  |
| LPUART -     | 2.20.2                                                                                                              | Possible LPUART transmitter issue when using low BRR[15:0] value                                               | Р    | Р         |  |
|              | 2.21.1                                                                                                              | Master data transfer stall at system clock much faster than SCK                                                | Α    | Α         |  |
|              | 2.21.2                                                                                                              | Corrupted CRC return at non-zero UDRDET setting                                                                | Р    | Р         |  |
| SPI          | 2.21.3                                                                                                              | TXP interrupt occurring while SPI disabled                                                                     | Α    | Α         |  |
|              | 2.21.4                                                                                                              | Possible corruption of last-received data depending on CRCSIZE setting                                         | Α    | Α         |  |
|              | 2.21.5                                                                                                              | Truncation of SPI output signals after EOT event                                                               | Α    | Α         |  |
|              | 2.22.1                                                                                                              | Desynchronization under specific condition with edge filtering enabled                                         | Α    | Α         |  |
| FDCAN        | 2.22.2                                                                                                              | Tx FIFO messages inverted under specific buffer usage and priority setting                                     | Α    | Α         |  |
| -            | 2.22.3                                                                                                              | DAR mode transmission failure due to lost arbitration                                                          | Α    | Α         |  |
| OTG_HS       | 2.23.1                                                                                                              | Host packet transmission may hang when connecting the full speed interface through a hub to a low-speed device | N    | N         |  |
|              | 2.24.1                                                                                                              | The MAC does not provide bus access to a higher priority request after a low priority request is serviced      | N    | N         |  |
| ETH -        | 2.24.2                                                                                                              | Rx DMA engine may fail to recover upon a restart following a bus error, with Rx timestamping enabled           | А    | Α         |  |

ES0491 - Rev 9 page 4/47



|          |         | Limitation                                                                                                                        |   | tus       |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------|---|-----------|
| Function | Section |                                                                                                                                   |   | Rev.<br>Z |
|          | 2.24.3  | Tx DMA engine fails to recover correctly or corrupts TSO/USO header data on receiving a bus error response from the AHB DMA slave | N | N         |
|          | 2.24.4  | Incorrectly weighted round robin arbitration between Tx and Rx DMA channels to access the common host bus                         | Α | Α         |
|          | 2.24.5  | Incorrect L4 inverse filtering results for corrupted packets                                                                      | N | N         |
|          | 2.24.6  | IEEE 1588 Timestamp interrupt status bits are incorrectly cleared on write access to the CSR register with similar offset address | Α | Α         |
| ETH      | 2.24.7  | Bus error along with Start-of-Packet can corrupt the ongoing transmission of MAC generated packets                                | N | N         |
|          | 2.24.8  | Spurious receive watchdog timeout interrupt                                                                                       | Α | Α         |
|          | 2.24.9  | Incorrect flexible PPS output interval under specific conditions                                                                  | Α | Α         |
|          | 2.24.10 | Packets dropped in RMII 10 Mbps mode due to fake dribble and CRC error                                                            | Α | Α         |
|          | 2.24.11 | ARP offload function not effective                                                                                                | Α | Α         |
| CEC      | 2.25.1  | Missed CEC messages in normal receiving mode                                                                                      | Α | Α         |
| CEC      | 2.25.2  | Unexpected TXERR flag during a message transmission                                                                               | Α | Α         |

The following table gives a quick reference to the documentation errata.

Table 4. Summary of device documentation errata

| Function | Section | Documentation erratum                                                              |
|----------|---------|------------------------------------------------------------------------------------|
| DMAMUX   | 2.6.5   | DMAMUX_RGCFR register is write-only, not read-write                                |
| OCTOSPI  | 2.8.14  | Automatic status-polling mode cannot be used with HyperFlash <sup>™</sup> memories |

ES0491 - Rev 9 page 5/47



## 2 Description of device errata

The following sections describe the errata of the applicable devices with Arm<sup>®</sup> core and provide workarounds if available. They are grouped by device functions.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

## **2.1** Core

Reference manual and errata notice for the Arm® Cortex®-M7 FPU core revision r1p2 is available from http://infocenter.arm.com.

## 2.1.1 PLD might perform linefill to address that would generate a MemManage Fault

#### **Description**

If the MPU is present and enabled, then it can be programmed so that loads to certain addresses generate a MemManage Fault. This could be because:

- The address is unmapped, that is, it is not in an enabled region and the default memory map is not being used.
- The address cannot be accessed at the current privilege level.
- The address cannot be accessed at any privilege level.

Because of this erratum, a PLD to such an address might incorrectly cause a data cache line-fill.

#### Conditions:

- The data cache is enabled and the MPU is enabled.
- A PLD is executed, and either:
  - The PLD is to an address not mapped in the MPU, which requires that:
    - The MPU is enabled.
    - The default memory map is not being used.
    - The default memory map is cacheable at that address.
    - The PLD does not hit an enabled MPU region.
  - The PLD is to a region that has permission requirements that the PLD does not meet, which requires that:
    - The MPU is enabled.
    - The default memory map is not being used.
    - The region that the PLD hits is cacheable.
    - The region that the PLD hits would generate a MemManage fault for a load. This requires either:
      - The region cannot be accessed by a read at any privilege level.
      - The region only has read access for privileged code and the PLD is unprivileged.

Note that in rare cases, a PLD instruction can be speculatively executed in the shadow of a mispredicted branch. This can even theoretically be a literal value that decodes to a PLD.

Processor execution is not affected by this erratum. The data returned from the line-fill is not directly consumed by the PLD. Any subsequent load to that address can only access the data if it has permission to do so. This erratum does not permit software to access data that it does not have permissions for.

The only implications of this erratum are the access itself that should not have been performed. This might have an impact on memory regions with side-effects on reads or on memory, which never returns a response on the bus.

ES0491 - Rev 9 page 6/47



Accesses to memory that is not mapped in the MPU can be avoided by using MPU region 0 to cover all unmapped memory and make this region execute-never and inaccessible. That is, MPU\_RASR0 must be programmed with:

- The ENABLE bit of the MPU RASR0 register = 0b1; MPU region 0 enable
- The SIZE bit of the MPU\_RASR0 register = 0b11111; MPU region 0 size = 2^32 bytes to cover entire
  memory
- The SRD bit of the MPU RASR0 register = 0b0000 0000; All sub-regions enabled
- The XN bit of the MPU\_RASR0 register = 0b1; Execute-never to prevent instruction fetch
- The AP bit of the MPU\_RASR0 register = 0b000; No read or write access for any privilege level
- The TEX bit of the MPU RASR0 register = 0b000; Attributes = Strongly-ordered
- The C bit of the MPU RASR0 register = 0b0; Attributes = Strongly-ordered
- The B bit of the MPU RASR0 register = 0b0; Attributes = Strongly-ordered

Accesses to memory that is mapped in the MPU, but should not be accessed at the current privilege level can be avoided by making the region noncacheable. That is, MPU\_RASR0 should be programmed with:

- The TEX bit of the MPU RASR0 register = 0b000; Attributes = Strongly-ordered
- The C bit of the MPU RASR0 register = 0b0; Attributes = Strongly-ordered
- The B bit of the MPU RASR0 = 0b0; Attributes = Strongly-ordered

## 2.1.2 Software programming errors might not be reported for online MBIST access to the ICACHE

### **Description**

The online MBIST interface provides access to the cache and TCM RAMs to allow in-field memory testing during normal operation of the processor. Because of this erratum, errors in the software that works with the memory testing might not be indicated on the MBISTERR output signal as intended for ICACHE tests.

Note that this erratum does not affect the detection of faults in the memories under test, but affects only the feature that helps to indicate errors in software used during testing.

There are two online MBIST use cases: software transparent and software assisted.

In the software transparent use case, software running on the processor is not involved in or aware of the memory testing being carried out. See the Cortex<sup>®</sup>-M7 safety manual for more details. In this case, the target memory is automatically locked by the MBIST controller, which causes the processor pipeline to stall if it attempts to access this memory. Testing is carried out using short bursts of accesses, which last for less than 20 clock cycles and do not corrupt the memory contents. For this reason, the memory is locked only for a very short period of time and the gap between bursts is very large.

In the software-assisted use case, the target memory is still locked by the MBIST controller, but the software running on the processor disables the target memory before testing commences. This prevents any software access to this memory during testing. See the Cortex<sup>®</sup>-M7 safety manual for more details. For this reason, software accesses go to another memory instead of the target memory and the pipeline does not stall. This is important because the software-assisted use case is intended to be used for production MBIST algorithms, which take a long time to run. For example, if the ICACHE were disabled then software might still execute using the main memory or the TCMs.

This erratum only affects the software-assisted use case, when the ICACHE RAMs are tested. An error indication is sent back to the MBIST controller if software attempts to access the target memory while it is locked for testing. Because of this erratum, an error is not indicated back to the MBIST controller on the MBISTERR[0] output signal when software performs a lookup to the ICACHE during MBIST testing.

The error indication is correctly asserted for all the other types of ICACHE access during MBIST testing:

- A cache line invalidates because of an ECC error.
- A cache invalidates by MVA.
- A cache invalidates all operation.
- A cache line-fill allocation.

Note that this erratum only affects the MBIST software-assisted use case error indication for the ICACHE and the MBISTERR[0] signal functions correctly for the DCACHE, ITCM, and DTCM.

ES0491 - Rev 9 page 7/47



The following conditions are required to cause this erratum:

- The software intends to use the software assisted online MBIST use case.
- The ICACHE is not disabled by software running on the Cortex<sup>®</sup>-M7 before testing commences.
- The MBIST controller selects an ICACHE memory array for testing, locks the target memory, and testing commences

This erratum could result in an error not being indicated back to the MBIST controller on the MBISTERR[0] output signal when software assisted use case is used and the ICACHE is not disabled by software before testing commences. This could result in the processor unexpectedly stalling for a long period of time during MBIST testing of the ICACHE memories, without there being a clear indication of the cause of the stall. For this reason, the processor might not make progress as expected, because of the software error, during ICACHE testing.

#### Workaround

There is no workaround for this erratum.

#### 2.1.3 ECC error causes data corruption when the data cache error bank registers are locked

#### Description

The data cache contains two error bank registers, DEBR0 and DEBR1. These registers store the locations in the cache that error correcting code (ECC) errors affect and prevent future allocations to those locations.

Software can lock each DEBR, and this prevents the DEBR from being automatically updated when a data cache ECC error is detected.

Because of this erratum, if both DEBR0 and DEBR1 are locked and an ECC error is detected on a cacheable store, then the store data is written onto the bus, but not written into the data cache. This might result in the data cache containing stale data.

#### Conditions:

- DEBR0 and DEBR1 are locked.
- The wanted address has been allocated to the cache.
- A cacheable store to the wanted address looks up in the cache, and an ECC error is found in the cache set that the store addresses.

This erratum can cause data corruption in the data cache.

### Workaround

Software must avoid locking both error bank registers.

### 2.1.4 Store after cache invalidate without intervening barrier might cause inconsistent memory view

## **Description**

If a cache invalidate operation is followed by a write-through store to an address affected by that operation and a line-fill to that address occurs, then the line-fill might allocate to the cache without the data from the store. Subsequently, that store writes to the bus and leaves the cache with stale data.

The following sequence is required for this erratum to occur:

- 1. The address of interest is in the cache.
- One of the following data cache maintenance operations that affects the same cache line as the wanted address is performed.
  - DCCIMVAC.
  - DCCISW.
  - DCIMVAC.
  - DCISW.
- 3. A write-through store is performed to the wanted address
- 4. A line-fill to the same cache line of the wanted address occurs for any reason.

There must be no DSB or DMB between the maintenance operation and the store.

ES0491 - Rev 9 page 8/47



If this sequence occurs and certain very specific internal timing conditions are met, then the store data is not merged into the line-fill, but it writes out to the bus. After this has occurred, the line-fill buffer or cache contains stale data.

A subsequent load to the same address of the store might observe stale data in the cache.

#### Workaround

A DMB must be inserted between the cache maintenance operation and the store.

It is expected that all code should already have this DMB or DSB because there is no implicit ordering between cache maintenance operations and stores.

## 2.2 System

#### 2.2.1 A tamper event does not erase the backup RAM when the backup RAM clock is disabled

#### **Description**

Upon a tamper event, the backup RAM is normally reset and its content erased. However, when the backup RAM clock is disabled (BKPRAMEN bit cleared in RCC\_ AHB4ENR register), the backup RAM reset fails and the memory is not erased.

#### Workaround

Enable the backup RAM clock by setting BKPRAMEN bit in the RCC\_AHB4 clock register (RCC\_AHB4ENR). This can be done either during device initialization or during a tamper service routine.

## 2.2.2 A tamper event does not erase the OTFDEC keys when the backup RAM clock is disabled

#### **Description**

Upon a tamper event, the OTFDEC key registers (OTFDEC\_RxKEYRy) are normally reset and their content erased. However, when the backup RAM clock is disabled (BKPRAMEN bit set to 0 in RCC\_ AHB4ENR register), the reset of the OTFDEC keys fails and their content is not erased.

#### Workaround

Enable the backup RAM clock by setting BKPRAMEN bit to 1 in the RCC\_AHB4 clock register (RCC\_AHB4ENR). This can be done either during device initialization or during a tamper service routine.

## 2.2.3 Secure firmware install (SFI) is not supported

#### **Description**

The SFI (secure firmware install) is not supported.

## Workaround

None.

## 2.2.4 LSE CSS detection occurs even when the LSE CSS is disabled

### Description

The LSECSSD flag in RCC\_BDCR register can be spuriously set in case of ESD stress when the device is in  $V_{BAT}$  mode, even if the CSS on LSE is disabled. The LSE clock is no longer propagated to the RTC nor the system as long as the LSECSSD flag is set. This is applicable even if the LSE oscillates. LSECSSD can be cleared only by a Backup domain reset.

During ST functional ESD tests, the failure was observed by stressing PC13, PC14, VBAT, PE5, and PE6. No failure is detected when both  $V_{DD}$  and  $V_{BAT}$  are present. The sensitivity observed on these five pins can be quantified through IEC1000-4-2 (ESD immunity) standard, with severity estimated between 1 (low immunity) and 2 (medium immunity), according to the same standard.

ES0491 - Rev 9 page 9/47



To achieve good overall EMC robustness, follow the general EMC recommendations to increase equipment immunity (see *EMC design guide for STM8, STM32 and Legacy MCUs* application note (AN1709)). Robustness can be further improved for the impacted pins other than VBAT by inserting, where possible, serial resistors with the value as high as possible not exceeding 1  $k\Omega$ , as close as possible to the microcontroller.

#### 2.2.5 USB DFU is not functional when the device is readout protected (RDP level 1)

#### Description

The USB DFU is not functional with the readout protection level 1 (RDP level 1) enabled, by using the USB DFU protocol or any other means.

#### Workaround

A device under RDP level 1 protection can be reinitialized to RDP level 0 by any means except USB DFU. Once the device is in RDP level 0, the USB DFU can be used again.

## 2.2.6 LSE crystal oscillator may be disturbed by transitions on PC13

#### **Description**

On LQFP packages, the LSE crystal oscillator clock frequency can be incorrect when PC13 is toggling in input or output (for example, when used for RTC\_TAMP1).

The external clock input (LSE bypass) is not impacted by this limitation.

The WLCSP TFBGA and UFBGA packages are not impacted by this limitation.

#### Workaround

None.

Avoid toggling PC13 when LSE is used on LQFP packages.

### 2.3 MDMA

### 2.3.1 Non-flagged MDMA write attempts to reserved area

#### **Description**

The 0x0000 0000 - 0x0003 FFFF address space is linked to ITCM. The TCM\_AXI\_SHARED[1:0] bitfield of the FLASH\_OPTSR2\_CUR option byte defines areas of this address space valid for access and reserved areas. MDMA write access (through the CPU AHBS) to an address in any reserved area is expected to signal bus error exception.

However, with TCM\_AXI\_SHARED[1:0] bitfield set to 10, although MDMA write attempts to addresses in the 0x0003 0000 - 0x0003 FFFF reserved area are duly ignored (no data write effected), they do not signal bus error exception (no flag is raised), which corresponds to MDMA wrongly reporting *write completed*.

#### Workaround

Avoid accessing reserved areas.

ES0491 - Rev 9 page 10/47



#### 2.4 BDMA

## 2.4.1 BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear

#### **Description**

Upon a data transfer error in a BDMA channel x, both the specific TEIFx and the global GIFx flags are raised and the channel x is normally automatically disabled. However, if in the same clock cycle the software clears the GIFx flag (by setting the CGIFx bit of the BDMA\_IFCR register), the automatic channel disable fails and the TEIFx flag is not raised.

This issue does not occur with ST's HAL software that does not use and clear the GIFx flag when the channel is active.

#### Workaround

Do not clear GIFx flags when the channel is active. Instead, use HTIFx, TCIFx, and TEIFx specific event flags and their corresponding clear bits.

## 2.5 DMA

#### 2.5.1 DMA stream locked when transferring data to/from USART/UART

#### **Description**

When a USART/UART is issuing a DMA request to transfer data, if a concurrent transfer occurs, the requested transfer may not be served and the DMA stream may stay locked.

#### Workaround

Use the alternative peripheral DMA channel protocol by setting bit 20 of the DMA\_SxCR register.

This bit is reserved in the documentation and must be used only on the stream that manages data transfers for USART/UART peripherals.

## 2.6 DMAMUX

## 2.6.1 SOFx not asserted when writing into DMAMUX\_CCFR register

#### **Description**

The SOFx flag of the DMAMUX\_CSR status register is not asserted if overrun from another DMAMUX channel occurs when the software writes into the DMAMUX\_CCFR register.

This can happen when multiple DMA channels operate in synchronization mode, and when overrun can occur from more than one channel. As the SOFx flag clear requires a write into the DMAMUX\_CCFR register (to set the corresponding CSOFx bit), overrun occurring from another DMAMUX channel operating during that write operation fails to raise its corresponding SOFx flag.

#### Workaround

None. Avoid the use of synchronization mode for concurrent DMAMUX channels, if at least two of them potentially generate synchronization overrun.

## 2.6.2 OFx not asserted for trigger event coinciding with last DMAMUX request

## **Description**

In the DMAMUX request generator, a trigger event detected in a critical instant of the last-generated DMAMUX request being served by the DMA controller does not assert the corresponding trigger overrun flag OFx. The critical instant is the clock cycle at the very end of the trigger overrun condition.

ES0491 - Rev 9 page 11/47



Additionally, upon the following trigger event, one single DMA request is issued by the DMAMUX request generator, regardless of the programmed number of DMA requests to generate.

The failure only occurs if the number of requests to generate is set to more than two (GNBREQ[4:0] > 00001).

#### Workaround

Make the trigger period longer than the duration required for serving the programmed number of DMA requests, so as to avoid the trigger overrun condition from occurring on the very last DMA data transfer.

#### 2.6.3 OFx not asserted when writing into DMAMUX\_RGCFR register

#### **Description**

The OFx flag of the DMAMUX\_RGSR status register is not asserted if an overrun from another DMAMUX request generator channel occurs when the software writes into the DMAMUX\_RGCFR register. This can happen when multiple DMA channels operate with the DMAMUX request generator, and when an overrun can occur from more than one request generator channel. As the OFx flag clear requires a write into the DMAMUX\_RGCFR register (to set the corresponding COFx bit), an overrun occurring in another DMAMUX channel operating with another request generator channel during that write operation fails to raise the corresponding OFx flag.

#### Workaround

None. Avoid the use of request generator mode for concurrent DMAMUX channels, if at least two channels are potentially generating a request generator overrun.

## 2.6.4 Wrong input DMA request routed upon specific DMAMUX\_CxCR register write coinciding with synchronization event

#### Description

If a write access into the DMAMUX\_CxCR register having the SE bit at zero and SPOL[1:0] bitfield at a value other than 00:

- sets the SE bit (enables synchronization),
- modifies the values of the DMAREQ\_ID[5:0] and SYNC\_ID[4:0] bitfields, and
- does not modify the SPOL[1:0] bitfield,

and if a synchronization event occurs on the previously selected synchronization input exactly two AHB clock cycles before this DMAMUX\_CxCR write, then the input DMA request selected by the DMAREQ\_ID[5:0] value before that write is routed.

### Workaround

Ensure that the SPOL[1:0] bitfield is at 00 whenever the SE bit is 0. When enabling synchronization by setting the SE bit, always set the SPOL[1:0] bitfield to a value other than 00 with the same write operation into the DMAMUX CxCR register.

#### 2.6.5 DMAMUX RGCFR register is write-only, not read-write

#### **Description**

Some reference manual revisions may wrongly state that the DMAMUX\_RGCFR register is read-write, while it is write-only.

This is a description inaccuracy issue rather than a product limitation.

## Workaround

No application workaround is required.

ES0491 - Rev 9 page 12/47



## 2.7 FMC

## 2.7.1 Dummy read cycles inserted when reading synchronous memories

### **Description**

When performing a burst read access from a synchronous memory, two dummy read accesses are performed at the end of the burst cycle whatever the type of burst access.

The extra data values read are not used by the FMC and there is no functional failure.

#### Workaround

None.

#### 2.7.2 Wrong data read from a busy NAND memory

### **Description**

When a read command is issued to the NAND memory, the R/B signal gets activated upon the de-assertion of the chip select. If a read transaction is pending, the NAND controller might not detect the R/B signal (connected to NWAIT) previously asserted and sample a wrong data. This problem occurs only when the MEMSET timing is configured to 0x00 or when ATTHOLD timing is configured to 0x00 or 0x01.

#### Workaround

Either configure MEMSET timing to a value greater than 0x00 or ATTHOLD timing to a value greater than 0x01.

#### 2.7.3 Unsupported read access with unaligned address

#### **Description**

Read access with unaligned address, such as a half-word read access starting at odd address, is not supported.

#### Workaround

Compile the software that accesses the fmc region with a compiler option that ensures data alignment, such as – no\_unaligned\_access.

## 2.8 OCTOSPI

## 2.8.1 Spurious interrupt in AND-match polling mode with full data masking

#### **Description**

In AND-match polling mode with the MASK[31:0] bitfield set to 0x0000 0000 (all bits masked), a spurious interrupt may occur.

### Workaround

Avoid setting the MASK[31:0] bitfield to 0x0000 0000.

#### 2.8.2 Hybrid wrap data transfer corruption upon an internal event

#### **Description**

An internal event pertaining to TIMEOUT[15:0], CSBOUND[4:0], MAXTRAN[7:0], or REFRESH[31:0] bitfields may disturb any ongoing hybrid wrap transaction and result in corruption of the remaining data to transfer.

#### Workaround

Manage the TIMEOUT[15:0], CSBOUND[4:0], MAXTRAN[7:0], and REFRESH[31:0] bitfields such as to avoid any related internal event during hybrid wrap transactions.

ES0491 - Rev 9 page 13/47



## 2.8.3 Hybrid wrap registers not functional

#### **Description**

OCTOSPI\_WPABR and OCTOSPI\_WPTCR registers are not functional. As a consequence, external memory devices that require the setting of OCTOSPI\_WPABR and OCTOSPI\_WPTCR registers for the hybrid wrap because it is different from the settings of OCTOSPI\_ABR and OCTOSPI\_TCR registers used for the read, are not supported.

Note: Most memory devices allow the same settings for the hybrid wrap and the read.

#### Workaround

Only use memory devices allowing the same settings for the hybrid wrap and the read.

## 2.8.4 Odd address alignment and odd byte number not supported at specific conditions

#### **Description**

Odd address alignment and odd transaction byte number are not supported for some combinations of memory access mode, access type, and other settings. The following table summarizes the supported combinations, and provides information on consequences of accessing an illegal address and/or of setting an illegal number of bytes in a transaction.

| Memory access mode / other settings <sup>(1)</sup> | Access<br>type <sup>(2)</sup> | Address<br>allowed | Consequence of illegal address access <sup>(3)</sup> | Byte<br>number<br>allowed | Consequence of<br>illegal byte<br>number <sup>(3)</sup> |
|----------------------------------------------------|-------------------------------|--------------------|------------------------------------------------------|---------------------------|---------------------------------------------------------|
| Single-SPI, dual-SPI, quad-SPI, RAM /              | ind read                      | any                | N/A                                                  | any                       | N/A                                                     |
| DQM = 0                                            | mm read                       | any                | N/A                                                  | any                       | N/A                                                     |
| or                                                 | ind write                     | any                | N/A                                                  | any                       | N/A                                                     |
| octal-SPI/SDR mode                                 | mm write                      | any                | N/A                                                  | any                       | N/A                                                     |
| Single-SPI, dual-SPI, quad-SPI, RAM /              | ind read                      | even               | ADDR[0] cleared                                      | even                      | DLR[0] cleared                                          |
| DQM = 1                                            | mm read                       | any                | N/A                                                  | any                       | N/A                                                     |
| or octal-SPI, RAM / DTR mode, no RDS,              | ind write                     | even               | ADDR[0] cleared                                      | even                      | DLR[0] cleared                                          |
| no WDM                                             | mm write                      | even               | slave error                                          | even                      | last byte lost                                          |
| Octal-SPI, RAM / DTR mode, with RDS                | ind read                      | even               | ADDR[0] cleared                                      | even                      | DLR[0] cleared                                          |
| or WDM                                             | mm read                       | any                | N/A                                                  | any                       | N/A                                                     |
| or                                                 | ind write                     | any                | N/A                                                  | any                       | N/A                                                     |
| HyperBus <sup>™</sup>                              | mm write                      | any                | N/A                                                  | any                       | N/A                                                     |

Table 5. Summary of supported combinations

#### Workaround

Avoid illegal address accesses and illegal byte numbers in transactions.

ES0491 - Rev 9 page 14/47

<sup>1. &</sup>quot;RDS" = read data strobe, "WDM" = write data mask

 <sup>&</sup>quot;ind read" = indirect read, "mm read" = memory-mapped read, "ind write" = indirect write, "mm write" = memory-mapped write

<sup>3. &</sup>quot;N/A" = not applicable



## 2.8.5 Data not sampled correctly on reads without DQS and with less than two cycles before the data phase

#### **Description**

A command is composed of five phases:

- Command
- Address
- Alternate byte
- Dummy (latency) cycles
- Data

Data are not sampled correctly if all the following conditions are met:

- Fewer than two cycles are required by the first four phases (command, address, alternate or dummy).
- DQS is disabled (DQSE = 0).
- Data phase is enabled.
- Data are read in indirect or memory-mapped mode.

#### Workaround

Ensure that there are at least two cycles before the data phase using one of the following methods:

- Send one byte of address in SDR quad-SPI mode (ADMODE = 011, ADSIZE = 00, ADDDTR = 0)
- Send two bytes of address in SDR octal-SPI mode (ADMODE = 100, ADSIZE = 01, ADDDTR = 0)
- Send four bytes of address in DTR octal-SPI mode (ADMODE = 100, ADSIZE = 11, ADDDTR = 1)
- Send two bytes of instruction in DTR quad-SPI mode (IMODE = 011, ISIZE = 01, IDDTR = 1)
- Send one instruction byte in octal followed by one dummy cycle.
- Send one instruction byte in octal followed by one alternate byte in octal.

## 2.8.6 Memory-mapped write error response when DQS output is disabled

## **Description**

If the DQSE control bit of the OCTOSPI\_WCCR register is cleared for memories without DQS pin, it results in an error response for every memory-mapped write request.

#### Workaround

When doing memory-mapped writes, set the DQSE bit of the OCTOSPI\_WCCR register, even for memories that have no DQS pin.

## 2.8.7 Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split

#### **Description**

When reading a continuous stream of data from sequential addresses in a serial memory, the OCTOSPI can interrupt the transfer and automatically restart it at the next address when features generating transfer splits (CSBOUND, REFRESH, TIMEOUT or MAXTRAN) are active. Thus, a single continuous transfer can effectively be split into multiple smaller transfers.

When the OCTOSPI is configured to use clock mode 3 (CKMODE bit of the OCTOSPI\_DCR1 register set) and a continuous stream of data is read in SDR mode (DDTR bit of the OCTOSPI\_CCR register cleared), the last byte sent by the memory before an automatic split gets dropped, thus causing all the subsequent bytes to be seen one address earlier.

#### Workaround

Use clock mode 0 (CKMODE bit of the OCTOSPI\_DCR1 register cleared) when in SDR mode.

ES0491 - Rev 9 page 15/47



### 2.8.8 Single-, dual- and quad-SPI modes not functional with DQS input enabled

#### Description

Data read from memory in single-, dual-, or quad-SPI mode with the DQS input enabled (DQSE control bit of the OCTOSPI\_CCR register set) can be corrupted. Only the octal-SPI mode (DMODE bit of the OCTOSPI\_CCR register set to 100) is functional with the DQS input enabled.

#### Workaround

None.

#### 2.8.9 Additional bytes read in indirect mode with DQS input enabled when data length is too short

#### **Description**

Extra byte reception may appear when the two conditions below are met at the same time:

- Data read in indirect-read mode with DQS enabled (DQSE bit of the OCTOSPI\_CCR register set)
- The number of cycles for data read phase is less than the sum of the number of cycles required for (command + address + alternate-byte + dummy) phases.

#### Workaround

- Avoid programming transfers with data phase shorter than (command + address + alternate-byte + dummy)
  phases.
- Perform an abort just after reading all the data required bytes from the OCTOSPI DR register.

## 2.8.10 Received data corrupted after arbitration ownership toggles when using clock mode 3 and no DQS for read direction

#### Description

When two OCTOSPI peripherals compete the ownership for the same external bus through the I/O manager and the following conditions are met:

- at least one of the OCTOSPIs operating in read mode
- at least one of the OCTOSPIs set with clock mode 3

the received data is corrupted due to a spurious sampling event when the ownership of the external bus toggles.

#### Workaround

Use clock mode 0, by setting the bit CKMODE of the OCTOSPI\_DCR1 register (all memories known to date support clock mode 0).

#### 2.8.11 Deadlock can occur under certain conditions

#### **Description**

A deadlock can occur when all the following conditions are met:

- The product communicates through an I/O manager in multiplexed mode with an single external memory or an external combo featuring two memories, directly or through a high-speed interface.
- The external memory(ies) is(are) accessed in Indirect mode.

The deadlock can happen when the two following conditions occur at the same time:

- The Octo-SPI interface that currently owns the external bus (for example OCTOSPI1) waits for a transfer to occur with the external memory, to complete its transfer on the internal interconnect matrix bus.
- A data transfer request on the internal interconnect matrix bus arrives to the other Octo-SPI interface (for example OCTOSPI2).

ES0491 - Rev 9 page 16/47



This leads to an ownership conflict where:

- OCTOSPI2 cannot get ownership of the external bus which is currently in use by OCTOSPI1.
- OCTOSPI1 cannot get ownership of the internal interconnect matrix bus which is currently in use by OCTOSPI2.

#### Workaround

Apply one of the following measures:

- If any of the features generating automatic transfer split (MAXTRAN, REFRESH, CSBOUND, TIMEOUT) is set, OCTOSPI1 splits its transfer at some point in time, releasing the bus. OCTOSPI2 can then process its data, and when OCTOSPI1 gets ownership back again, it resumes its transfer thanks to its embedded capability to restart at the address following the last address accessed. In this case, the deadlock is resolved.
  - Limitation of the workaround: The automatic resume of the transfer does not work with certain flash memories in write direction only. These memories require an extra "write enable" command before resuming a write transfer. This "write enable" command is not generated by the OCTOSPI.
- The application must ensure that it has sufficient room left in the OCTOSPI internal FIFO for each and every transfer before launching it. The internal interconnect matrix bus activity no longer depends on what happens on external bus side, and the deadlock condition is avoided.

## 2.8.12 Deadlock or write-data corruption after spurious write to a misaligned address in OCTOSPI\_AR register

#### Description

Upon writing a misaligned address to OCTOSPI\_AR just before switching to memory-mapped mode (without first triggering the indirect write operation), with the OCTOSPI configured as follows:

- FMODE = 00 in OCTOSPI CR (indirect write mode)
- DQSE = 1 in OCTOSPI\_CCR (DQS active)

then, the OCTOSPI may be deadlocked on the first memory-mapped request or the first memory-mapped write to memory (and any sequential writes after it) may be corrupted.

An address is misaligned if:

- the address is odd and the OCTOSPI is configured to send two bytes of data to the memory every cycle (octal-DTR mode or dual-guad-DTR mode), or
- the address is not a multiple of four when the OCTOSPI is configured to send four bytes of data to the memory (16-bit DTR mode or dual-octal DTR mode).

If the OCTOSPI\_AR register is reprogrammed with an aligned address (without triggering the indirect write between the two writes to OCTOSPI register), the data sent to the memory during the indirect write operation are also corrupted.

#### Workaround

None.

## 2.8.13 At least six cycles memory latency must be set when DQS is used for HyperBus™ memories

## Description

For HyperBus<sup>™</sup> memories, the TACC[7:0] bitfield of the OCTOSPI\_HLCR register enables the setting of the memory latency in number of clock cycles. These dummy cycles are inserted between the address and the data phases during read operations.

When the DQS signal is used for HyperBus<sup>™</sup> memories, and the number of latency clock cycles programmed in TACC[7:0] is lower than six, a deadlock occurs during read operations.

### Workaround

Configure the memory and the octo-SPI controller to have at least six clock cycles of latency.

ES0491 - Rev 9 page 17/47



## 2.8.14 Automatic status-polling mode cannot be used with HyperFlash<sup>™</sup> memories

#### **Description**

Some reference manuals mention that the automatic status-polling mode can be used with the HyperBus<sup>™</sup> protocol. This is not possible since HyperFlash<sup>™</sup> memories require two steps to read the status register (a write operation followed by a read command), while the automatic status-polling mode, already implemented in the regular-command protocol, requires a single read instruction to read back the status register.

This is a documentation issue rather than a product limitation.

#### Workaround

None.

## 2.8.15 Read data corruption when a wrap transaction is followed by a linear read to the same MSB address

#### **Description**

If a wrap transaction is followed by a linear read having the same MSB start address as the wrap (), then the linear read is wrongly considered as a sequential transaction to the previous one, taking back the prefetched data and causing data corruption.

Notice that for a wrap transaction, the prefetch starts after the last address of the wrap window.

#### Workaround

As prefetch cannot be disabled, there is no workaround. However, the issue is seldom encountered since wrap operations are mostly initiated by the internal cache to refresh its cacheline. All the other masters must avoid retrieving data by using a linear read access to the same MSB address as the wrap, which has been just completed.

## 2.8.16 Transactions are limited to 8 Mbytes in OctaRAM<sup>™</sup> memories

#### **Description**

When the controller is configured in Macronix OctaRAM<sup>™</sup> mode, by setting the MTYP[2:0] bitfield of the OCTOSPI\_DCR1 register to 011, only 13 bits of row address are decoded and sent to the memory, meaning that only 8 K of 1-Kbyte blocks can be accessed (8 Mbytes).

#### Workaround

None.

This limitation is not present for PSRAMs or HyperRAM<sup>™</sup> memories.

## 2.9 SDMMC

## 2.9.1 Command response and receive data end bits not checked

## **Description**

The command response and receive data end bits are not checked by the SDMMC. A reception with only a wrong end bit value is not detected. This does not cause a communication failure since the received command response or data is correct.

#### Workaround

None.

ES0491 - Rev 9 page 18/47



## 2.10 ADC

## 2.10.1 New context conversion initiated without waiting for trigger when writing new context in ADC\_JSQR with JQDIS = 0 and JQM = 0

#### **Description**

Once an injected conversion sequence is complete, the queue is consumed and the context changes according to the new ADC\_JSQR parameters stored in the queue. This new context is applied for the next injected sequence of conversions.

However, the programming of the new context in ADC\_JSQR (change of injected trigger selection and/or trigger polarity) may launch the execution of this context without waiting for the trigger if:

- the gueue of context is enabled (JQDIS cleared to 0 in ADC CFGR), and
- the queue is never empty (JQM cleared to 0 in ADC\_CFGR), and
- the injected conversion sequence is complete and no conversion from previous context is ongoing

#### Workaround

Apply one of the following measures:

- Ignore the first conversion.
- Use a queue of context with JQM = 1.
- Use a queue of context with JQM = 0, only change the conversion sequence but never the trigger selection and the polarity.

## 2.10.2 Two consecutive context conversions fail when writing new context in ADC\_JSQR just after previous context completion with JQDIS = 0 and JQM = 0

#### **Description**

When an injected conversion sequence is complete and the queue is consumed, writing a new context in ADC\_JSQR just after the completion of the previous context and with a length longer that the previous context, may cause both contexts to fail. The two contexts are considered as one single context. As an example, if the first context contains element 1 and the second context elements 2 and 3, the first context is consumed followed by elements 2 and 3 and element 1 is not executed.

This issue may happen if:

- the queue of context is enabled (JQDIS cleared to 0 in ADC\_CFGR), and
- the queue is never empty (JQM cleared to 0 in ADC\_CFGR), and
- the length of the new context is longer than the previous one

### Workaround

If possible, synchronize the writing of the new context with the reception of the new trigger.

## 2.10.3 Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode

### Description

In Dual ADC mode, an unexpected regular conversion may start at the end of the second injected conversion without a regular trigger being received, if the second injected conversion starts exactly at the same time than the end of the first injected conversion. This issue may happen in the following conditions:

- two consecutive injected conversions performed in Interleaved simultaneous mode (DUAL[4:0] of ADC\_CCR = 0b00011), or
- two consecutive injected conversions from master or slave ADC performed in Interleaved mode (DUAL[4:0]of ADC CCR = 0b00111)

ES0491 - Rev 9 page 19/47



- In Interleaved simultaneous injected mode: make sure the time between two injected conversion triggers is longer than the injected conversion time.
- In Interleaved only mode: perform injected conversions from one single ADC (master or slave), making sure the time between two injected triggers is longer than the injected conversion time.

### 2.10.4 ADC AWDy OUT reset by non-guarded channels

#### Description

ADC\_AWDy\_OUT is set when a guarded conversion of a regular or injected channel is outside the programmed thresholds. It is reset after the end of the next guarded conversion that is inside the programmed thresholds. However, the ADC\_AWDy\_OUT signal is also reset at the end of conversion of non-guarded channels, both regular and injected.

#### Workaround

When ADC\_AWDy\_OUT is enabled, it is recommended to use only the ADC channels that are guarded by a watchdog.

If ADC\_AWDy\_OUT is used with ADC channels that are not guarded by a watchdog, take only ADC\_AWDy\_OUT rising edge into account.

## 2.10.5 Injected data stored in the wrong ADC\_JDRx registers

#### **Description**

When the AHB clock frequency is higher than the ADC clock frequency after the prescaler is applied (ratio > 10), if a JADSTP command is issued to stop the injected conversion (JADSTP bit set to 1 in ADC\_CR register) at the end of an injected conversion, exactly when the data are available, then the injected data are stored in ADC\_JDR1 register instead of ADC\_JDR2/3/4 registers.

#### Workaround

Before setting JADSTP bit, check that the JEOS flag is set in ADC\_ISR register (end of injected channel sequence).

## 2.10.6 ADC slave data may be shifted in Dual regular simultaneous mode

## **Description**

In Dual regular simultaneous mode, ADC slave data may be shifted when all the following conditions are met:

- A read operation is performed by one DMA channel,
- OVRMOD = 0 in ADC\_CFGR register (Overrrun mode enabled).

#### Workaround

Apply one of the following measures:

- Set OVRMOD = 1 in ADC CFGR. This disables ADC DR register FIFO.
- Use two DMA channels to read data: one for slave and one for master.

### 2.10.7 ADC3 conversion data corrupted when switching input channels

#### **Description**

ADC3 conversion data are corrupted when switching input channels. As a result Single mode, Discontinuous mode, and Continuous mode with a sequence length of more than one conversion may lead to wrong data. As a consequence ADC3 can only be used in Continuous conversion mode on a single channel.

ES0491 - Rev 9 page 20/47



None.

## 2.10.8 ADC3 performance decreased at low frequency

#### **Description**

When ADC3 kernel clock frequency is lower than 5 MHz, the conversion accuracy is degraded.

#### Workaround

Keep ADC3 kernel clock frequency above 5 MHz. If needed, the sampling time can be increased without negative impact on the conversion.

#### 2.10.9 ADC3 built-in offset calibration not functional

#### **Description**

ADC3 native negative offset can be corrected but not the native positive one. As a result ADC3 built-in offset calibration is not functional.

#### Workaround

None.

## 2.10.10 ADC3 injected channel conversion while regular conversion is running may provide corrupted data

## **Description**

The result of a 12-bit ADC3 injected channel conversion may be corrupted when the injected channel conversion is launched while a regular channel conversion is already ongoing.

#### Workaround

Apply one of the following measures:

- Insert a dummy conversion at the beginning of the injected sequence. The second conversion is correct.
- Avoid collisions between injected and regular conversions by using triggered regular conversions or by launching regular conversions only when injected conversions are complete.

## 2.10.11 An ADC instance may impact the accuracy of another ADC instance in specific conditions

#### **Description**

An ADC instance may impact the accuracy of another ADC instance if their respective conversions are concurrent, that is, when they occur, partly or entirely, at the same time.

Note:

The term ADC conversion comprises the sampling phase and the successive approximation phase.

ADC1 and ADC2 are not impacted when running in dual mode, as they operate sampling and conversion at the same time.

### Workaround

None.

Ensure that conversions of one ADC instance do concur with those of another ADC. This can be achieved through trigger sequencing by the application software.

ES0491 - Rev 9 page 21/47



## 2.11 DAC

## 2.11.1 Invalid DAC channel analog output if the DAC channel MODE bitfield is programmed before DAC initialization

#### **Description**

When the DAC operates in Normal mode and the DAC enable bit is cleared, writing a value different from 000 to the DAC channel MODE bitfield of the DAC\_MCR register before performing data initialization causes the corresponding DAC channel analog output to be invalid.

#### Workaround

Apply the following sequence:

- 1. Perform one write access to any data register.
- 2. Program the MODE bitfield of the DAC\_MCR register.

## 2.11.2 DMA underrun flag not set when an internal trigger is detected on the clock cycle of the DMA request acknowledge

#### Description

When the DAC channel operates in DMA mode (DMAEN of DAC\_CR register set), the DMA channel underrun flag (DMAUDR of DAC\_SR register) fails to rise upon an internal trigger detection if that detection occurs during the same clock cycle as a DMA request acknowledge. As a result, the user application is not informed that an underrun error occurred.

This issue occurs when software and hardware triggers are used concurrently to trigger DMA transfers.

## Workaround

None.

## 2.12 VREFBUF

## 2.12.1 Overshoot on VREFBUF output

## **Description**

An overshoot might occur on VREFBUF output if VREF+ pin has residual voltage when VREFBUF is enabled (ENVR is set in VREFBUF CSR register).

## Workaround

Let the voltage on the VREF+ pin drop to 1 V under the target V<sub>REFBUF\_OUT</sub>. This can be achieved by switching VREFBUF buffer off (ENVR is cleared and HIZ is cleared in VREFBUF\_CSR register) allowing sufficient time to discharge the capacitor on the VREF+ pin through the VREFBUF pull-down resistor.

### 2.12.2 VREFBUF Hold mode cannot be used

#### **Description**

VREFBUF can be configured to operate in Hold mode to reduce current consumption.

When VREFBUF enters Hold mode (by setting both HIZ and ENVR bits of the VREFBUF\_CSR register), the VREF+ I/O transits to high impedance mode. If not discharged externally, the capacitor on the VREF+ pin keeps its charge and voltage. Exiting VREFBUF Hold mode (by clearing the HIZ bit) in this condition might lead to a voltage overshoot on the VREF+ output.

#### Workaround

None.

ES0491 - Rev 9 page 22/47



#### 2.13 OTFDEC

## 2.13.1 OTFDEC encryption key not erased upon a tamper event

#### **Description**

Tamper events on external ports configured as RTC\_TAMPx are expected to erase OTFDEC\_RxKEYR OTFDEC encryption key registers and raise the key error interrupt flag (KEIF) of the OTFDEC\_ISR register.

However, although tamper events are duly detected, they do not have any effect on OTFDEC\_RxKEYR and KEIF.

#### Workaround

None.

#### 2.14 TIM

#### 2.14.1 One-pulse mode trigger not detected in master-slave reset + trigger configuration

#### **Description**

The failure occurs when several timers configured in one-pulse mode are cascaded, and the master timer is configured in combined reset + trigger mode with the MSM bit set:

OPM = 1 in TIMx CR1, SMS[3:0] = 1000 and MSM = 1 in TIMx SMCR.

The MSM delays the reaction of the master timer to the trigger event, so as to have the slave timers cycle-accurately synchronized.

If the trigger arrives when the counter value is equal to the period value set in the TIMx\_ARR register, the onepulse mode of the master timer does not work and no pulse is generated on the output.

### Workaround

None. However, unless a cycle-level synchronization is mandatory, it is advised to keep the MSM bit reset, in which case the problem is not present. The MSM = 0 configuration also allows decreasing the timer latency to external trigger events.

## 2.14.2 Consecutive compare event missed in specific conditions

## **Description**

Every match of the counter (CNT) value with the compare register (CCR) value is expected to trigger a compare event. However, if such matches occur in two consecutive counter clock cycles (as consequence of the CCR value change between the two cycles), the second compare event is missed for the following CCR value changes:

- in edge-aligned mode, from ARR to 0:
  - first compare event: CNT = CCR = ARR
  - second (missed) compare event: CNT = CCR = 0
- <u>in center-aligned mode while up-counting</u>, from ARR-1 to ARR (possibly a new ARR value if the period is also changed) at the crest (that is, when TIMx\_RCR = 0):
  - first compare event: CNT = CCR = (ARR-1)
  - second (missed) compare event: CNT = CCR = ARR
- <u>in center-aligned mode while down-counting</u>, from 1 to 0 at the valley (that is, when TIMx\_RCR = 0):
  - first compare event: CNT = CCR = 1
  - second (missed) compare event: CNT = CCR = 0

This typically corresponds to an abrupt change of compare value aiming at creating a timer clock single-cycle-wide pulse in toggle mode.

As a consequence:

ES0491 - Rev 9 page 23/47







- In toggle mode, the output only toggles once per counter period (squared waveform), whereas it is
  expected to toggle twice within two consecutive counter cycles (and so exhibit a short pulse per counter
  period).
- In center mode, the compare interrupt flag does note rise and the interrupt is not generated.

Note: TI

The timer output operates as expected in modes other than the toggle mode.

#### Workaround

None.

#### 2.14.3 Output compare clear not working with external counter reset

#### **Description**

The output compare clear event (ocref\_clr) is not correctly generated when the timer is configured in the following slave modes: Reset mode, Combined reset + trigger mode, and Combined gated + reset mode.

The PWM output remains inactive during one extra PWM cycle if the following sequence occurs:

- 1. The output is cleared by the ocref\_clr event.
- 2. The timer reset occurs before the programmed compare event.

#### Workaround

Apply one of the following measures:

- Use BKIN (or BKIN2 if available) input for clearing the output, selecting the Automatic output enable mode (AOE = 1).
- Mask the timer reset during the PWM ON time to prevent it from occurring before the compare event (for example with a spare timer compare channel open-drain output connected with the reset signal, pulling the timer reset line down).

#### 2.14.4 Bidirectional break mode not working with short pulses

#### **Description**

The TIM\_BKIN and TIM\_BKIN2 I/Os can be configured in bidirectional mode using the BKBID and BK2BID bits in the TIMx\_BDTR register, to be forced to 0 when a break/break2 event occurs. The bidirectional break/break2 mode is not functional when the pulse width on break/break2 input is lower than two tim\_ker\_clk periods.

This limitation is also valid when software break events are generated (the break event is correctly generated internally but not reflected on break inputs).

#### Workaround

None.

For applications that can afford some latency in bidirectional break mode, the break interrupt can eventually be enabled, for the CPU to verify the break input state and force it to zero when a break/break2 event occurred.

## 2.15 LPTIM

## 2.15.1 Device may remain stuck in LPTIM interrupt when entering Stop mode

#### Description

This limitation occurs when disabling the low-power timer (LPTIM).

When the user application clears the ENABLE bit in the LPTIM\_CR register within a small time window around one LPTIM interrupt occurrence, then the LPTIM interrupt signal used to wake up the device from Stop mode may be frozen in active state. Consequently, when trying to enter Stop mode, this limitation prevents the device from entering low-power mode and the firmware remains stuck in the LPTIM interrupt routine.

This limitation applies to all Stop modes and to all instances of the LPTIM. Note that the occurrence of this issue is very low.

ES0491 - Rev 9 page 24/47



In order to disable a low power timer (LPTIMx) peripheral, do not clear its ENABLE bit in its respective LPTIM\_CR register. Instead, reset the whole LPTIMx peripheral via the RCC controller by setting and resetting its respective LPTIMxRST bit in the relevant RCC register.

## 2.15.2 Device may remain stuck in LPTIM interrupt when clearing event flag

#### **Description**

This limitation occurs when the LPTIM is configured in interrupt mode (at least one interrupt is enabled) and the software clears any flag in LPTIM\_ISR register by writing its corresponding bit in LPTIM\_ICR register. If the interrupt status flag corresponding to a disabled interrupt is cleared simultaneously with a new event detection, the set and clear commands might reach the APB domain at the same time, leading to an asynchronous interrupt signal permanently stuck high.

This issue can occur either during an interrupt subroutine execution (where the flag clearing is usually done), or outside an interrupt subroutine.

Consequently, the firmware remains stuck in the LPTIM interrupt routine, and the device cannot enter Stop mode.

#### Workaround

To avoid this issue, it is strongly advised to follow the recommendations listed below:

- Clear the flag only when its corresponding interrupt is enabled in the interrupt enable register.
- If for specific reasons, it is required to clear some flags that have corresponding interrupt lines disabled in the interrupt enable register, it is recommended to clear them during the current subroutine prior to those which have corresponding interrupt line enabled in the interrupt enable register.
- Flags must not be cleared outside the interrupt subroutine.

Note:

The standard clear sequence implemented in the HAL\_LPTIM\_IRQHandler in the STM32Cube is considered as the proper clear sequence.

#### 2.15.3 LPTIM events and PWM output are delayed by one kernel clock cycle

#### **Description**

The compare match event (CMPM), auto reload match event (ARRM), PWM output level and interrupts are updated with a delay of one kernel clock cycle.

Consequently, it is not possible to generate PWM with a duty cycle of 0% or 100%.

The following waveform gives the example of PWM output mode and the effect of the delay:

Figure 1. Example of PWM output mode



ES0491 - Rev 9 page 25/47



Set the compare value to the desired value minus 1. For instance in order to generate a compare match when LPTM\_CNT = 0x08, set the compare value to 0x07.

## 2.16 WWDG

## 2.16.1 WWDG not functional when V<sub>DD</sub> is lower than 2.7 V and VOS0 or VOS1 voltage level is selected

#### **Description**

The system window watchdog (WWDG) is not functional, that is, it does not generate a correct system reset and/or the WWDG reset flag is not asserted, when  $V_{DD}$  is lower than 2.7 V and VOS0 or VOS1 voltage level is selected. There is no dependency on  $V_{DDLDO}$ .

#### Workaround

None.

## 2.17 RTC and TAMP

### 2.17.1 RTC interrupt can be masked by another RTC interrupt

#### **Description**

One RTC interrupt request can mask another RTC interrupt request if they share the same EXTI configurable line. For example, interrupt requests from Alarm A and Alarm B or those from tamper and timestamp events are OR-ed to the same EXTI line (refer to the *EXTI line connections* table in the *Extended interrupt and event controller (EXTI)* section of the reference manual).

The following code example and figure illustrate the failure mechanism: The Alarm A event is lost (fails to generate interrupt) as it occurs in the failure window, that is, after checking the Alarm A event flag but before the effective clear of the EXTI interrupt flag by hardware. The effective clear of the EXTI interrupt flag is delayed with respect to the software instruction to clear it.

Alarm interrupt service routine:

```
void RTC_Alarm_IRQHandler(void)
{
    CLEAR_ALARM_EXTI(); /* Clear the EXTI line flag for RTC alarms*/
    If(ALRAF) /* Check if Alarm A triggered ISR */
    {
        CLEAR_FLAG(ALRAF); /* Clear the Alarm A interrupt pending bit */
        PROCESS_AlarmAEvent(); /* Process Alarm A event */
    }
    If(ALRBF) /* Check if Alarm B triggered ISR */
    {
        CLEAR_FLAG(ALRBF); /* Clear the Alarm B interrupt pending bit */
        PROCESS_AlarmBEvent(); /* Process Alarm B event */
    }
}
```

ES0491 - Rev 9 page 26/47



Figure 2. Masked RTC interrupt



In the interrupt service routine, apply three consecutive event flag ckecks - source one, source two, and source one again, as in the following code example:

```
void RTC_Alarm_IRQHandler(void)
{
    CLEAR_ALARM_EXTI(); /* Clear the EXTI's line Flag for RTC Alarm */
    If(ALRAF) /* Check if AlarmA triggered ISR */
    {
        CLEAR_FLAG(ALRAF); /* Clear the AlarmA interrupt pending bit */
        PROCESS_AlarmAEvent(); /* Process AlarmA Event */
    }
    If(ALRAF) /* Check if AlarmB triggered ISR */
    {
        CLEAR_FLAG(ALRAF); /* Clear the AlarmB interrupt pending bit */
        PROCESS_AlarmBEvent(); /* Process AlarmB Event */
    }
    If(ALRAF) /* Check if AlarmA triggered ISR */
    {
        CLEAR_FLAG(ALRAF); /* Clear the AlarmA interrupt pending bit */
        PROCESS_AlarmAEvent(); /* Process AlarmA Event */
    }
}
```

## 2.17.2 Calendar initialization may fail in case of consecutive INIT mode entry

#### Description

If the INIT bit of the RTC\_ISR register is set between one and two RTCCLK cycles after being cleared, the INITF flag is set immediately instead of waiting for synchronization delay (which should be between one and two RTCCLK cycles), and the initialization of registers may fail.

Depending on the INIT bit clearing and setting instants versus the RTCCLK edges, it can happen that, after being immediately set, the INITF flag is cleared during one RTCCLK period then set again. As writes to calendar registers are ignored when INITF is low, a write during this critical period might result in the corruption of one or more calendar registers.

#### Workaround

After existing the initialization mode, clear the BYPSHAD bit (if set) then wait for RSF to rise, before entering the initialization mode again.

ES0491 - Rev 9 page 27/47







Note:

It is recommended to write all registers in a single initialization session to avoid accumulating synchronization delays.

#### 2.17.3 Alarm flag may be repeatedly set when the core is stopped in debug

#### Description

When the core is stopped in debug mode, the clock is supplied to subsecond RTC alarm downcounter even when the device is configured to stop the RTC in debug.

As a consequence, when the subsecond counter is used for alarm condition (the MASKSS[3:0] bitfield of the RTC\_ALRMASSR and/or RTC\_ALRMBSSR register set to a non-zero value) and the alarm condition is met just before entering a breakpoint or printf, the ALRAF and/or ALRBF flag of the RTC\_SR register is repeatedly set by hardware during the breakpoint or printf, which makes any attempt to clear the flag(s) ineffective.

#### Workaround

None.

## 2.17.4 A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF

#### **Description**

With the timestamp on tamper event enabled (TAMPTS bit of the RTC\_CR register set), a tamper event is ignored if it occurs:

- within four APB clock cycles after setting the CTSF bit of the RTC\_SCR register to clear the TSF flag, while
  the TSF flag is not yet effectively cleared (it fails to set the TSOVF flag)
- within two ck\_apre cycles after setting the CTSF bit of the RTC\_SCR register to clear the TSF flag, when the TSF flag is effectively cleared (it fails to set the TSF flag and timestamp the calendar registers)

#### Workaround

None.

#### 2.18 I2C

## 2.18.1 Wrong data sampling when data setup time (t<sub>SU:DAT</sub>) is shorter than one I2C kernel clock period

#### Description

The I<sup>2</sup>C-bus specification and user manual specify a minimum data setup time (t<sub>SU-DAT</sub>) as:

- 250 ns in Standard mode
- 100 ns in Fast mode
- 50 ns in Fast mode Plus

The device does not correctly sample the  $I^2C$ -bus SDA line when  $t_{SU;DAT}$  is smaller than one I2C kernel clock ( $I^2C$ -bus peripheral clock) period: the previous SDA value is sampled instead of the current one. This can result in a wrong receipt of slave address, data byte, or acknowledge bit.

ES0491 - Rev 9 page 28/47



Increase the I2C kernel clock frequency to get I2C kernel clock period within the transmitter minimum data setup time. Alternatively, increase transmitter's minimum data setup time. If the transmitter setup time minimum value corresponds to the minimum value provided in the I<sup>2</sup>C-bus standard, the minimum I2CCLK frequencies are as follows:

- In Standard mode, if the transmitter minimum setup time is 250 ns, the I2CCLK frequency must be at least
   4 MHz
- In Fast mode, if the transmitter minimum setup time is 100 ns, the I2CCLK frequency must be at least 10 MHz
- In Fast-mode Plus, if the transmitter minimum setup time is 50 ns, the I2CCLK frequency must be at least 20 MHz

#### 2.18.2 Spurious bus error detection in master mode

#### **Description**

In master mode, a bus error can be detected spuriously, with the consequence of setting the BERR flag of the I2C\_SR register and generating bus error interrupt if such interrupt is enabled. Detection of bus error has no effect on the I<sup>2</sup>C-bus transfer in master mode and any such transfer continues normally.

#### Workaround

If a bus error interrupt is generated in master mode, the BERR flag must be cleared by software. No other action is required and the ongoing transfer can be handled normally.

## 2.18.3 OVR flag not set in underrun condition

#### **Description**

In slave transmission with clock stretching disabled (NOSTRETCH = 1 in the I2C\_CR1 register), an underrun condition occurs if the current byte transmission is completed on the I<sup>2</sup>C bus, and the next data is not yet written in the TXDATA[7:0] bitfield. In this condition, the device is expected to set the OVR flag of the I2C\_ISR register and send 0xFF on the bus.

However, if the I2C\_TXDR is written within the interval between two I2C kernel clock cycles before and three APB clock cycles after the start of the next data transmission, the OVR flag is not set, although the transmitted value is 0xFF.

#### Workaround

None.

## 2.18.4 Transmission stalled after first byte transfer

## **Description**

When the first byte to transmit is not prepared in the TXDATA register, two bytes are required successively, through TXIS status flag setting or through a DMA request. If the first of the two bytes is written in the I2C\_TXDR register in less than two I2C kernel clock cycles after the TXIS/DMA request, and the ratio between APB clock and I2C kernel clock frequencies is between 1.5 and 3, the second byte written in the I2C\_TXDR is not internally detected. This causes a state in which the I2C peripheral is stalled in master mode or in slave mode, with clock stretching enabled (NOSTRETCH = 0). This state can only be released by disabling the peripheral (PE = 0) or by resetting it.

### Workaround

Apply one of the following measures:

- Write the first data in I2C TXDR before the transmission starts.
- Set the APB clock frequency so that its ratio with respect to the I2C kernel clock frequency is lower than 1.5 or higher than 3.

ES0491 - Rev 9 page 29/47



### 2.18.5 SDA held low upon SMBus timeout expiry in slave mode

#### **Description**

For the slave mode, the SMBus specification defines  $t_{\text{TIMEOUT}}$  (detect clock low timeout) and  $t_{\text{LOW:SEXT}}$  (cumulative clock low extend time) timeouts. When one of them expires while the I2C peripheral in slave mode drives SDA low to acknowledge either its address or a data transmitted by the master, the device is expected to report such an expiry and release the SDA line.

However, although the device duly reports the timeout expiry, it fails to release SDA. This stalls the I<sup>2</sup>C bus and prevents the master from generating RESTART or STOP condition.

#### Workaround

When a timeout is reported in slave mode (TIMEOUT bit of the I2C\_ISR register is set), apply this sequence:

- 1. Wait until the frame is expected to end.
- 2. Read the STOPF bit of the I2C\_ISR register. If it is low, reset the I2C kernel by clearing the PE bit of the I2C CR1 register.
- 3. Wait for at least three APB clock cycles before enabling again the I2C peripheral.

#### 2.19 **USART**

## 2.19.1 Anticipated end-of-transmission signaling in SPI slave mode

#### **Description**

In SPI slave mode, at low USART baud rate with respect to the USART kernel and APB clock frequencies, the *transmission complete* flag TC of the USARTx\_ISR register may unduly be set before the last bit is shifted on the transmit line.

This leads to data corruption if, based on this anticipated end-of-transmission signaling, the application disables the peripheral before the last bit is transmitted.

#### Workaround

Upon the TC flag rise, wait until the clock line remains idle for more than the half of the communication clock cycle. Then only consider the transmission as ended.

### 2.19.2 Data corruption due to noisy receive line

### **Description**

In all modes, except synchronous slave mode, the received data may be corrupted if a glitch to zero shorter than the half-bit occurs on the receive line within the second half of the stop bit.

#### Workaround

Apply one of the following measures:

- · Either use a noiseless receive line, or
- add a filter to remove the glitches if the receive line is noisy.

### 2.19.3 DMA stream locked when transferring data to/from USART

## **Description**

When a USART is issuing a DMA request to transfer data, if a concurrent transfer occurs, the requested transfer may not be served and the DMA stream may stay locked.

#### Workaround

Use the alternative peripheral DMA channel protocol by setting bit 20 of the DMA\_SxCR register.

ES0491 - Rev 9 page 30/47



This bit is reserved in the documentation and must be used only on the stream that manages data transfers for USART peripherals.

#### 2.19.4 Received data may be corrupted upon clearing the ABREN bit

#### **Description**

The USART receiver may miss data or receive corrupted data when the auto baud rate feature is disabled by software (ABREN bit cleared in the USART\_CR2 register) after an auto baud rate detection, while a reception is ongoing.

#### Workaround

Do not clear the ABREN bit.

## 2.19.5 Noise error flag set while ONEBIT is set

#### **Description**

When the ONEBIT bit is set in the USART\_CR3 register (one sample bit method is used), the noise error (NE) flag must remain cleared. Instead, this flag is set upon noise detection on the START bit.

#### Workaround

None.

Note:

Having noise on the START bit is contradictory with the fact that the one sample bit method is used in a noise free environment.

## 2.20 LPUART

## 2.20.1 DMA stream locked when transferring data to/from LPUART

## **Description**

When a LPUART is issuing a DMA request to transfer data, if a concurrent transfer occurs, the requested transfer may not be served and the DMA stream may stay locked.

#### Workaround

Use the alternative peripheral DMA channel protocol by setting bit 20 of the DMA\_SxCR register.

This bit is reserved in the documentation and must be used only on the stream that manages data transfers for LPUART peripherals.

## 2.20.2 Possible LPUART transmitter issue when using low BRR[15:0] value

### **Description**

The LPUART transmitter bit length sequence is not reset between consecutive bytes, which could result in a jitter that cannot be handled by the receiver device. As a result, depending on the receiver device bit sampling sequence, a desynchronization between the LPUART transmitter and the receiver device may occur resulting in data corruption on the receiver side.

This happens when the ratio between the LPUART kernel clock and the baud rate programmed in the LPUART\_BRR register (BRR[15:0]) is not an integer, and is in the three to four range. A typical example is when the 32.768 kHz clock is used as kernel clock and the baud rate is equal to 9600 baud, resulting in a ratio of 3.41.

ES0491 - Rev 9 page 31/47



Apply one of the following measures:

- On the transmitter side, increase the ratio between the LPUART kernel clock and the baud rate. To do so:
  - Increase the LPUART kernel clock frequency, or
  - Decrease the baud rate.
- On the receiver side, generate the baud rate by using a higher frequency and applying oversampling techniques if supported.

## 2.21 SPI

## 2.21.1 Master data transfer stall at system clock much faster than SCK

## **Description**

With the system clock (spi\_pclk) substantially faster than SCK (spi\_ker\_ck divided by a prescaler), SPI master data transfer can stall upon setting the CSTART bit within one SCK cycle after the EOT event (EOT flag raise) signaling the end of the previous transfer.

#### Workaround

Apply one of the following measures:

- Disable then enable SPI after each EOT event.
- Upon EOT event, wait for at least one SCK cycle before setting CSTART.
- Prevent EOT events from occurring, by setting transfer size to undefined (TSIZE = 0) and by triggering transmission exclusively by TXFIFO writes.

## 2.21.2 Corrupted CRC return at non-zero UDRDET setting

#### Description

With non-zero setting of UDRDET[1:0] bitfield, the SPI slave can transmit the first bit of CRC pattern corrupted, coming wrongly from the UDRCFG register instead of SPI\_TXCRC. All other CRC bits come from the SPI\_TXCRC register, as expected.

#### Workaround

Keep TXFIFO non-empty at the end of transfer.

## 2.21.3 TXP interrupt occurring while SPI disabled

#### Description

SPI peripheral is set to its default state when disabled (SPE = 0). This flushes the FIFO buffers and resets their occupancy flags. TXP and TXC flags become set (the latter if the TSIZE field contains zero value), triggering interrupt if enabled with TXPIE or EOTIE bit, respectively. The resulting interrupt service can be spurious if it tries to write data into TXFIFO to clear the TXP and TXC flags, while both FIFO buffers are inaccessible (as the peripheral is disabled).

### Workaround

Keep TXP and TXC (the latter if the TSIZE field contains zero value) interrupt disabled whenever the SPI peripheral is disabled.

ES0491 - Rev 9 page 32/47



### 2.21.4 Possible corruption of last-received data depending on CRCSIZE setting

#### Description

With the CRC calculation disabled (CRCEN = 0), the transfer size bitfield set to a value greater than zero (TSIZE[15:0] > 0), and the length of CRC frame set to less than 8 bits (CRCSIZE[4:0] < 00111), the last data received in the RxFIFO may be corrupted.

#### Workaround

Keep the CRCSIZE[4:0] bitfield at its default setting (00111) during the data reception if CRCEN = 0 and TSIZE[15:0] > 0.

## 2.21.5 Truncation of SPI output signals after EOT event

#### **Description**

After an EOT event signaling the end of a non-zero transfer size transaction (TSIZE > 0) upon sampling the last data bit, the software may disable the SPI peripheral. As expected, disabling SPI deactivates the SPI outputs (SCK, MOSI and SS when the SPI operates as a master, MISO when as a slave), by making them float or statically output their by-default levels, according to the AFCNTR bit of the SPI\_CFG2 register.

With fast software execution (high PCLK frequency) and slow SPI (low SCK frequency), the SPI disable occurring too fast may result in truncating the SPI output signals. For example, the device operating as a master then generates an asymmetric last SCK pulse (with CPHA = 0), which may prevent the correct last data bit reception by the other node involved in the communication.

#### Workaround

Apply one of the following measures or their combination:

- Add a delay between the EOT event and SPI disable action.
- Decrease the ratio between PCLK and SCK frequencies.

#### 2.22 FDCAN

## 2.22.1 Desynchronization under specific condition with edge filtering enabled

#### **Description**

FDCAN may desynchronize and incorrectly receive the first bit of the frame if:

- the edge filtering is enabled (the EFBI bit of the FDCAN CCCR register is set), and
- the end of the integration phase coincides with a falling edge detected on the FDCAN Rx input pin

If this occurs, the CRC detects that the first bit of the received frame is incorrect, flags the received frame as faulty and responds with an error frame.

Note:

This issue does not affect the reception of standard frames.

#### Workaround

Disable edge filtering or wait for frame retransmission.

#### 2.22.2 Tx FIFO messages inverted under specific buffer usage and priority setting

#### Description

Two consecutive messages from the Tx FIFO may be inverted in the transmit sequence if:

- FDCAN uses both a dedicated Tx buffer and a Tx FIFO (the TFQM bit of the FDCAN\_TXBC register is cleared), and
- the messages contained in the Tx buffer have a higher internal CAN priority than the messages in the Tx FIFO.

ES0491 - Rev 9 page 33/47



Apply one of the following measures:

- Ensure that only one Tx FIFO element is pending for transmission at any time:
   The Tx FIFO elements may be filled at any time with messages to be transmitted, but their transmission requests are handled separately. Each time a Tx FIFO transmission has completed and the Tx FIFO gets empty (TFE bit of FDACN\_IR set to 1) the next Tx FIFO element is requested.
- Use only a Tx FIFO: Send both messages from a Tx FIFO, including the message with the higher priority. This message has to wait until the preceding messages in the Tx FIFO have been sent.
- Use two dedicated Tx buffers (for example, use Tx buffer 4 and 5 instead of the Tx FIFO). The following pseudo-code replaces the function in charge of filling the Tx FIFO:

```
Write message to Tx Buffer 4

Transmit Loop:
Request Tx Buffer 4 - write AR4 bit in FDCAN_TXBAR
Write message to Tx Buffer 5
Wait until transmission of Tx Buffer 4 complete (IR bit in FDCAN_IR),
read T04 bit in FDCAN_TXBTO
Request Tx Buffer 5 - write AR5 bit of FDCAN_TXBAR
Write message to Tx Buffer 4
Wait until transmission of Tx Buffer 5 complete (IR bit in FDCAN_IR),
read T05 bit in FDCAN_TXBTO
```

#### 2.22.3 DAR mode transmission failure due to lost arbitration

#### **Description**

In DAR mode, the transmission may fail due to lost arbitration at the first two identifier bits.

#### Workaround

Upon failure, clear the corresponding Tx buffer transmission request bit TRPx of the FDCAN\_TXBRP register and set the corresponding cancellation finished bit CFx of the FDCAN\_TXBCF register, then restart the transmission.

## 2.23 OTG HS

## 2.23.1 Host packet transmission may hang when connecting the full speed interface through a hub to a low-speed device

#### **Description**

When the USB on-the-go high-speed peripheral is used with the full speed interface (DM and DP pins, N.B. not available on all devices), and connects to a low-speed device via a hub, the transmitter internal state machine may hang. This leads, after a timeout expiry, to a port disconnect interrupt.

#### Workaround

None. However, increasing the capacitance on the data lines may reduce the occurrence.

## 2.24 ETH

## 2.24.1 The MAC does not provide bus access to a higher priority request after a low priority request is serviced

#### **Description**

The ETH\_DMAMR DMA mode register in the MAC can be programmed to arbitrate between the DMA channels to access the system bus:

ES0491 - Rev 9 page 34/47



- Use a weighted round robin (WRR) algorithm for selecting between transmit or receive DMA channels by clearing DA bit
- Give higher priority to transmit or receive DMA channels by programming the TXPR bit of the ETH\_DMAMR register
- Select the priority ratio of TX over RX or vice versa (as per TXPR) by programming the PR[2:0] field

For the WRR algorithm, the MAC provides bus access to a higher priority request provided it is within the priority ratio. It services a lower priority request only when higher priority requests have been serviced as per priority ratio or when there are no higher priority requests.

However, in the WRR algorithm operation, when there are requests pending from both Tx DMA engine and Rx DMA engine after a lower priority request gets serviced, the MAC incorrectly selects the lower priority request, thus violating the PR ratio. The MAC continues to service all the subsequent low priority requests until there are no low priority requests, before servicing any high priority request.

This results in a delay in servicing the higher priority requests. If the high priority request is programmed for receive DMA channels (TXPR is cleared), the receive queue can overflow with a resulting loss of packets. If the high priority request is programmed for transmit DMA (TXPR is set) channels, the transmit queue can get starved in store and forward mode resulting in low throughput. Otherwise when operating in threshold mode, the transmit queue can underflow, resulting in discarding of packet by remote end. In both cases the quality of service or throughput may be affected.

Also, when priority ratio of 8:1 is programmed, the serviced request count rolls over to 0 after reaching 7 and does not reach maximum value which is 8. So, if the higher priority request is being serviced, lower priority request does not get serviced until there is no higher priority request.

These issues do not affect the functionality but impacts the performance.

#### Workaround

None.

## 2.24.2 Rx DMA engine may fail to recover upon a restart following a bus error, with Rx timestamping enabled

## **Description**

When the timestamping of the Rx packets is enabled, some or all of the received packets can have an Rx timestamp which is written into a descriptor upon the completion of the Rx packet/status transfer.

However, when a bus error occurs during the descriptor read (that is subsequently used as context descriptor to update the Rx timestamp), the context descriptor write is skipped by the DMA engine. Also, the Rx DMA engine does not flush the Rx timestamp stored in the intermediate buffers during the error recovery process and enters stop state. Due to this residual timestamp in the intermediate buffer remaining after the restart, the Rx DMA engine does not transfer any packets.

#### Workaround

Issue a soft reset to drop all Tx packets and Rx packets present inside the controller at the time of a bus error. After the soft reset, reconfigure the controller and re-create the descriptors.

Note: The workaround introduces additional latency.

## 2.24.3 Tx DMA engine fails to recover correctly or corrupts TSO/USO header data on receiving a bus error response from the AHB DMA slave

## Description

When a bus error is received from the AHB DMA slave, the controller generates an interrupt by setting the FBE bit of the ETH\_DMACSR register. This stops the corresponding DMA channel by resetting the ST bit of the ETH\_DMACTXCR register after recovering from the error. The software recreates the list of descriptors and restarts the DMA engine by setting the ST bit 0 of the ETH\_DMACTXCR register without issuing the software reset to the controller.

However, the Tx DMA engine fails to recover or corrupts the TSO/USO header data when the TSO/USO segmentation is enabled in the Tx Descriptor and if either:

a bus error is detected while transferring the header data from the system memory

ES0491 - Rev 9 page 35/47



• a bus error occurs for the intermediate beat transfer of the header data
In this case the first packet (with TSO/USO enabled after re-starts) gets corrupted after the DMA engine restarts.

#### Workaround

Issue a soft reset to recover from this scenario. Issuing a soft reset results in loss of all Tx packets and Rx packets present inside the controller at the time of bus-error. Also, the software must reconfigure the controller and re-create the descriptors. This is an overhead which introduces additional latency.

## 2.24.4 Incorrectly weighted round robin arbitration between Tx and Rx DMA channels to access the common host bus

### **Description**

The Ethernet peripheral has independent transmit (Tx) and receive (Rx) DMA engines. The transaction requests from the Tx and Rx DMA engines are arbitrated to allow access to the common DMA master interface. The following two types of arbitrations are supported by programming Bit DA of the ETH\_DMAMR register:

- Weighted round-robin arbitration
- Fixed-priority arbitration

The PR[2:0] bit field controls the ratio of the weights between the Tx DMA and Rx DMA engines in the weighted round robin scheme.

However, the programmed polarity ratio PR[2:0] in the weighted round-robin scheme is not adhered to, when there is a priority difference between Rx and Tx. In other words when Rx DMA engine is given higher priority over Tx DMA engine or vice-versa.

The defect occurs in the following conditions:

- The weighted round robin arbitration scheme is selected by clearing the DA bit of the ETH\_DMAMR
- Programming different weights in the TXPR and PR fields of ETH\_DMAMR
- Both Tx and Rx DMA engines are simultaneously requesting for access.

As a consequence, the expected quality of service (QoS) requirement between Tx and Rx DMA channels for host bus bandwidth allocation might not get adhered to. This defect might have an impact only if the host bus bandwidth is limited and close to or above the total Ethernet line rate traffic. The impact can be in terms of buffer underflow (for Tx in cut-through mode) or Buffer overflows (for Rx). If the host side bandwidth is much more than the Ethernet line rate traffic, then this bandwidth allocation of WRR scheme is of no consequence.

#### Workaround

Operate in fixed priority arbitration mode where the DA bit of the ETH\_DMAMR is set with Rx DMA engine having a higher priority over Tx clearing the TXPR bit. Operate the Tx buffers in Store-and-Forward mode to avoid any buffer underflows/overflows.

#### 2.24.5 Incorrect L4 inverse filtering results for corrupted packets

#### **Description**

Received corrupted IP packets with payload (for IPv4) or total (IPv6) length of less than two bytes for L4 source port (SP) filtering or less than four bytes for L4 destination port (DP) filtering are expected to cause a mismatch. However, the inverse filtering unduly flags a match and the corrupted packets are forwarded to the software application. The L4 stack gets incomplete packet and drops it.

Note: The perfect filtering correctly reports a mismatch.

#### Workaround

None.

ES0491 - Rev 9 page 36/47



## 2.24.6 IEEE 1588 Timestamp interrupt status bits are incorrectly cleared on write access to the CSR register with similar offset address

#### **Description**

When RCWE bit of the ETH\_MACCSRSWCR register is set, all interrupt status bits (events) are cleared only when the specific status bits are set.

However, the status bits[3:0] of the ETH\_MACTSSR register at address 0x0B20 are unintentionally cleared when 1 is written to the corresponding bit positions in any CSR register with address offset [7:0] = 0x20. The Status bits[3:0] correspond to the following events:

- Timestamp seconds register overflow interrupt TSSOVF
- Auxiliary timestamp trigger snapshot AUXTSTRIG
- Target time interrupt TSTARGT0
- Target time programming error interrupt TSTRGTERR0

This defect occurs only when the software enables the write 1 to clear interrupt status bits, by setting RCWE of the ETH MACCSRSWCR register.

As a consequence, when any of the target time interrupts or timestamp seconds overflow events occur, the software might inadvertently clear the corresponding status bits and as a concequence de-assert the interrupt, if it first writes to any CSR register at the shadow address (0x0\_xx20 or 0x1\_xx20). Consequently, the interrupt service routine might not identify the source of these interrupt events, as the corresponding status bits are already cleared.

Note:

The timestamp seconds register overflow event is extremely rare (once in  $\sim$ 137 years) and the target time error interrupt can be avoided by appropriate programming. The frequency of target time reached interrupt events depends on the application usage.

#### Workaround

When RCWE is set and the timestamp event interrupts are enabled, process and clear the MAC timestamp interrupt events first in the interrupt service routine software, so that write operations to other shadow CSR registers are avoided.

## 2.24.7 Bus error along with Start-of-Packet can corrupt the ongoing transmission of MAC generated packets

## **Description**

If a bus error is asserted along with the start of a new packet while the MAC is transmitting an internally generated packet such as: ARP, PTO or Pause, the error indication aborts the ongoing transmission prematurely and corrupts the MAC generated packet being transmitted.

As a consequence, the MAC generated packet is sent on the line as a runt frame with corrupted FCS. The aborted packet is not retransmitted and can cause:

- Failure of the intended flow control in case of a Pause/PFC packet corruption.
- Delay in ARP handshake from ARP offload engine; the ARP stack recovers because it sends ARP requests periodically
- Delay in PTP response/SYNC packets generated by PTP offload engine; the PTP stack recovers because
  it sends request packets periodically.

The probability of occurrence of an bus error on the first beat of data and coinciding with a MAC generated packet transmission is very low.

#### Workaround

None.

ES0491 - Rev 9 page 37/47



### 2.24.8 Spurious receive watchdog timeout interrupt

#### **Description**

Setting the RWTU[1:0] bitfield of the ETH\_DMACRXIWTR register to a non-zero value while the RWT[7:0] bitfield is at zero leads to a spurious receive watchdog timeout interrupt (if enabled) and, as a consequence, to executing an unnecessary interrupt service routine with no packets to process.

#### Workaround

Ensure that the RWTU[1:0] bitfield is not set to a non-zero value while the RWT[7:0] bitfield is at zero. For setting RWT[7:0] and RWTU[1:0] bitfields each to a non-zero value, perform two successive writes. The first is either a byte-wide write to the byte containing the RWT[7:0] bitfield, or a 32-bit write that only sets the RWT[7:0] bitfield and keeps the RWTU[1:0] bitfield at zero. The second is either a byte-wide write to the RWTU[1:0] bitfield or a 32-bit write that sets the RWTU[1:0] bitfield while keeping the RWT[7:0] bitfield unchanged.

## 2.24.9 Incorrect flexible PPS output interval under specific conditions

### **Description**

The use of the fine correction method for correcting the IEEE 1588 internal time reference, combined with a large frequency drift of the driving clock from the grandmaster source clock, leads to an incorrect interval of the flexible PPS output used in Pulse train mode. As a consequence, external devices synchronized with the flexible PPS output of the device can go out of synchronization.

#### Workaround

Use the coarse method for correcting the IEEE 1588 internal time reference.

#### 2.24.10 Packets dropped in RMII 10 Mbps mode due to fake dribble and CRC error

## Description

When operating with the RMII interface at 10 Mbps, the Ethernet peripheral may generate a fake extra nibble of data repeating the last packet (nibble) of the data received from the PHY interface. This results in an odd number of nibbles and is flagged as a dribble error. As the RMII only forwards to the system completed bytes of data, the fake nibble would be ignored and the issue would have no consequence. However, as the CRC error is also flagged when this occurs, the error-packet drop mechanism (if enabled) discards the packets.

Note: Real dribble errors are rare. They may result from synchronization issues due to faulty clock recovery.

#### Workaround

When using the RMII 10 MHz mode, disable the error-packet drop mechanism by setting the FEP bit of the ETH\_MTLRXQOMR register. Accept packets of transactions flagging both dribble and CRC errors.

### 2.24.11 ARP offload function not effective

### **Description**

When the Target Protocol Address of a received ARP request packet matches the device IP address set in the ETH\_MACARPAR register, the source MAC address in the SHA field of the ARP request packet is compared with the device MAC address in ETH\_MACA0LR and ETH\_MACA0HR registers (Address0), to filter out ARP packets that are looping back.

Instead, a byte-swapped comparison is performed by the device. As a consequence, the packet is forwarded to the application as a normal packet with no ARP indication in the packet status, and the device does not generate an ARP response.

For example, with the Address0 set to 0x6655 4433 2211:

- If the SHA field of the received ARP packet is 0x6655 4433 2211, the ARP response is generated while it should not.
- If the SHA field of the received ARP packet is 0x1122 3344 5566, the ARP response not is generated while
  it should.

ES0491 - Rev 9 page 38/47



Parse the received frame by software and send the ARP response if the source MAC address matches the byte-swapped Address0.

#### 2.25 CEC

## 2.25.1 Missed CEC messages in normal receiving mode

#### **Description**

In normal receiving mode, any CEC message with destination address different from the own address should normally be ignored and have no effect to the CEC peripheral. Instead, such a message is unduly written into the reception buffer and sets the CEC peripheral to a state in which any subsequent message with the destination address equal to the own address is rejected (NACK), although it sets RXOVR flag (because the reception buffer is considered full) and generates (if enabled) an interrupt. This failure can only occur in a multi-node CEC framework where messages with addresses other than own address can appear on the CEC line.

The listen mode operates correctly.

#### Workaround

Use listen mode (set LSTEN bit) instead of normal receiving mode. Discard messages to single listeners with destination address different from the own address of the CEC peripheral.

## 2.25.2 Unexpected TXERR flag during a message transmission

#### **Description**

During the transmission of a 0 or a 1, the HDMI-CEC drives the open-drain output to high-Z, so that the external pull-up implements a voltage rising ramp on the CEC line.

In some load conditions, with several powered-off devices connected to the HDMI-CEC line, the rising voltage may not drive the HDMI-CEC GPIO input buffer to  $V_{IH}$  within two HDMI-CEC clock cycles from the high-Z activation to TXERR flag assertion.

#### Workaround

Limit the maximum number of devices connected to the HDMI-CEC line to ensure the GPIO  $V_{IH}$  threshold is reached within a time of two HDMI-CEC clock cycles (~61  $\mu$ s).

The maximum equivalent 10%-90% rise time for the HDMI-CEC line is 111.5  $\mu$ s, considering a V<sub>IH</sub> threshold equal to 0.7 x V<sub>DD</sub>.

ES0491 - Rev 9 page 39/47



## Important security notice

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST
  products. These certification bodies are therefore independently responsible for granting or revoking
  security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations,
  assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard
  technologies which may be used in conjunction with an ST product are based on standards which were not
  developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open
  technologies or for any methods which have been or may be developed to bypass, decrypt or crack such
  algorithms or technologies.
- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.

ES0491 - Rev 9 page 40/47



## **Revision history**

**Table 6. Document revision history** 

| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18-Nov-2019 | 1       | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | 2       | Added DMA stream locked when transferring data to/from USART/UART.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 16-Jan-2020 |         | Added the following ADC limitations: ADC3 conversion data corrupted when switching input channels, ADC3 performance decreased at low frequency, and ADC3 built-in offset calibration not functional .                                                                                                                                                                                                                                                                                                                                                                                                       |
|             |         | Added the following USART limitations: Anticipated end-of-transmission signaling in SPI slave mode and Data corruption due to noisy receive line.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             |         | Added STM32H723xE, STM32H730xB part numbers. Removed STM32H725AE part number.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             |         | Added revision Z.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14-May-2020 | 3       | Added A tamper event does not erase the backup RAM when the backup RAM clock is disabled and A tamper event does not erase the OTFDEC keys when the backup RAM clock is disabled system limitations.                                                                                                                                                                                                                                                                                                                                                                                                        |
| ·           |         | Added Overshoot on VREFBUF output and VREFBUF Hold mode cannot be used VREFBUF limitations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             |         | Added Consecutive compare event missed in specific conditions and Output compare clear not working with external counter reset timer limitations.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             |         | Added DMA stream locked when transferring data to/from USART.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             |         | FMC:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             |         | Added erratum Unsupported read access with unaligned address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | ) 4     | WWDG:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             |         | Added erratum WWDG not functional when $V_{DD}$ is lower than 2.7 V and VOS0 or VOS1 voltage level is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             |         | ETHERNET:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 31-Aug-2020 |         | Removed Tx DMA may halt while fetching TSO header under specific conditions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             |         | Added errata The MAC does not provide bus access to a higher priority request after a low priority request is serviced, Tx DMA engine fails to recover correctly or corrupts TSO/USO header data on receiving a bus error response from the AHB DMA slave, Incorrectly weighted round robin arbitration between Tx and Rx DMA channels to access the common host bus, IEEE 1588 Timestamp interrupt status bits are incorrectly cleared on write access to the CSR register with similar offset address, Bus error along with Start-of-Packet can corrupt the ongoing transmission of MAC generated packets |
|             | _       | Added erratum ADC3 injected channel conversion while regular conversion is running may provide corrupted data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 30-Sep-2020 | 5       | Updated erratum RTC interrupt can be masked by another RTC interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             |         | Added LSE CSS detection occurs even when the LSE CSS is disabled and USB DFU is not functional when the device is readout protected (RDP level 1) system limitations.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             |         | Added Deadlock can occur under certain conditions OCTOSPI limitation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 09-Jul-2021 | 6       | Added New context conversion initiated without waiting for trigger when writing new context in ADC_JSQR with JQDIS = 0 and JQM = 0, Two consecutive context conversions fail when writing new context in ADC_JSQR just after previous context completion with JQDIS = 0 and JQM = 0, Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode and ADC_AWDy_OUT reset by non-guarded channels ADC limitations.                                                                                                                                         |
|             |         | Added Possible corruption of last-received data depending on CRCSIZE setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

ES0491 - Rev 9 page 41/47



## STM32H723xx STM32H730xx STM32H733xx STM32H725xx STM32H735xx

| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-Mar-2022  | 7       | Added Secure firmware install (SFI) is not supported erratum.  Updated LSE CSS detection occurs even when the LSE CSS is disabled and Deadlock can occur under certain conditions errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 24-May-2024 | 8       | Added Section 2.1: Core.  Added errata:  LSE crystal oscillator may be disturbed by transitions on PC13  DMAMUX_RGCFR register is write-only, not read-write  Received data corrupted after arbitration ownership toggles when using clock mode 3 and no DQS for read direction  Deadlock or write-data corruption after spurious write to a misaligned address in OCTOSPI_AR register  At least six cycles memory latency must be set when DQS is used for HyperBus™ memories  Automatic status-polling mode cannot be used with HyperFlash™ memories  Read data corruption when a wrap transaction is followed by a linear read to the same MSB address  Transactions are limited to 8 Mbytes in OctaRAM™ memories  Injected data stored in the wrong ADC_JDRx registers  ADC slave data may be shifted in Dual regular simultaneous mode  Bidirectional break mode not working with short pulses  LPTIM events and PWM output are delayed by one kernel clock cycle  A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF  SDA held low upon SMBus timeout expiry in slave mode  Received data may be corrupted upon clearing the ABREN bit  Noise error flag set while ONEBIT is set  DMA stream locked when transferring data to/from LPUART  Possible LPUART transmitter issue when using low BRR[15:0] value  Truncation of SPI output signals after EOT event  Command response and receive data end bits not checked  Host packet transmission may hang when connecting the full speed interface through a hub to a low-speed device  Missed CEC messages in normal receiving mode  Unexpected TXERR flag during a message transmission |
| 17-Jun-2024 | 9       | Added An ADC instance may impact the accuracy of another ADC instance in specific conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

ES0491 - Rev 9 page 42/47



## **Contents**

| Sun | nmary o  | f device errata                                                                                               | 2    |
|-----|----------|---------------------------------------------------------------------------------------------------------------|------|
| Des | cription | of device errata                                                                                              | 6    |
| 2.1 | Core .   |                                                                                                               | 6    |
|     | 2.1.1    | PLD might perform linefill to address that would generate a MemManage Fault                                   | 6    |
|     | 2.1.2    | Software programming errors might not be reported for online MBIST access to the ICACHE                       | 7    |
|     | 2.1.3    | ECC error causes data corruption when the data cache error bank registers are locked.                         | 8    |
|     | 2.1.4    | Store after cache invalidate without intervening barrier might cause inconsistent memory view                 | 8    |
| 2.2 | Syster   | m                                                                                                             | 9    |
|     | 2.2.1    | A tamper event does not erase the backup RAM when the backup RAM clock is disable                             | d.9  |
|     | 2.2.2    | A tamper event does not erase the OTFDEC keys when the backup RAM clock is disable                            | ed9  |
|     | 2.2.3    | Secure firmware install (SFI) is not supported                                                                | 9    |
|     | 2.2.4    | LSE CSS detection occurs even when the LSE CSS is disabled                                                    | 9    |
|     | 2.2.5    | USB DFU is not functional when the device is readout protected (RDP level 1)                                  | . 10 |
|     | 2.2.6    | LSE crystal oscillator may be disturbed by transitions on PC13                                                | . 10 |
| 2.3 | MDMA     | A                                                                                                             | . 10 |
|     | 2.3.1    | Non-flagged MDMA write attempts to reserved area                                                              | . 10 |
| 2.4 | BDMA     |                                                                                                               | . 11 |
|     | 2.4.1    | BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear           | . 11 |
| 2.5 | DMA .    |                                                                                                               | . 11 |
|     | 2.5.1    | DMA stream locked when transferring data to/from USART/UART                                                   | . 11 |
| 2.6 | DMAN     | 1UX                                                                                                           | . 11 |
|     | 2.6.1    | SOFx not asserted when writing into DMAMUX_CCFR register                                                      | . 11 |
|     | 2.6.2    | OFx not asserted for trigger event coinciding with last DMAMUX request                                        | . 11 |
|     | 2.6.3    | OFx not asserted when writing into DMAMUX_RGCFR register                                                      | . 12 |
|     | 2.6.4    | Wrong input DMA request routed upon specific DMAMUX_CxCR register write coinciding with synchronization event | . 12 |
|     | 2.6.5    | DMAMUX_RGCFR register is write-only, not read-write                                                           | . 12 |
| 2.7 | FMC .    |                                                                                                               | . 13 |
|     | 2.7.1    | Dummy read cycles inserted when reading synchronous memories                                                  | . 13 |
|     | 2.7.2    | Wrong data read from a busy NAND memory                                                                       | . 13 |
|     | 2.7.3    | Unsupported read access with unaligned address                                                                | . 13 |
| 2.8 | ОСТО     | SPI                                                                                                           |      |
|     | 2.8.1    | Spurious interrupt in AND-match polling mode with full data masking                                           |      |
|     | 2.8.2    | Hybrid wrap data transfer corruption upon an internal event                                                   |      |
|     |          |                                                                                                               |      |

ES0491 - Rev 9 page 43/47



|      | 2.8.3   | Hybrid wrap registers not functional                                                                                                            | . 14 |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|
|      | 2.8.4   | Odd address alignment and odd byte number not supported at specific conditions                                                                  | . 14 |
|      | 2.8.5   | Data not sampled correctly on reads without DQS and with less than two cycles before the data phase                                             | . 15 |
|      | 2.8.6   | Memory-mapped write error response when DQS output is disabled                                                                                  | . 15 |
|      | 2.8.7   | Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split                                               | . 15 |
|      | 2.8.8   | Single-, dual- and quad-SPI modes not functional with DQS input enabled                                                                         | . 16 |
|      | 2.8.9   | Additional bytes read in indirect mode with DQS input enabled when data length is too short                                                     | . 16 |
|      | 2.8.10  | Received data corrupted after arbitration ownership toggles when using clock mode 3 and no DQS for read direction                               | . 16 |
|      | 2.8.11  | Deadlock can occur under certain conditions                                                                                                     | . 16 |
|      | 2.8.12  | Deadlock or write-data corruption after spurious write to a misaligned address in OCTOSPI_AR register                                           | . 17 |
|      | 2.8.13  | At least six cycles memory latency must be set when DQS is used for HyperBus <sup>™</sup> memories                                              | 17   |
|      | 2.8.14  | Automatic status-polling mode cannot be used with HyperFlash <sup>™</sup> memories                                                              | . 18 |
|      | 2.8.15  | Read data corruption when a wrap transaction is followed by a linear read to the same MSB address                                               | 18   |
|      | 2.8.16  | Transactions are limited to 8 Mbytes in OctaRAM <sup>™</sup> memories                                                                           | . 18 |
| 2.9  | SDMM    | S                                                                                                                                               | 18   |
|      | 2.9.1   | Command response and receive data end bits not checked                                                                                          | . 18 |
| 2.10 | ADC     |                                                                                                                                                 | . 19 |
|      | 2.10.1  | New context conversion initiated without waiting for trigger when writing new context in ADC_JSQR with JQDIS = 0 and JQM = 0                    | . 19 |
|      | 2.10.2  | Two consecutive context conversions fail when writing new context in ADC_JSQR just after previous context completion with JQDIS = 0 and JQM = 0 | . 19 |
|      | 2.10.3  | Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode                                  | 19   |
|      | 2.10.4  | ADC_AWDy_OUT reset by non-guarded channels                                                                                                      | . 20 |
|      | 2.10.5  | Injected data stored in the wrong ADC_JDRx registers                                                                                            | . 20 |
|      | 2.10.6  | ADC slave data may be shifted in Dual regular simultaneous mode                                                                                 | . 20 |
|      | 2.10.7  | ADC3 conversion data corrupted when switching input channels                                                                                    | . 20 |
|      | 2.10.8  | ADC3 performance decreased at low frequency                                                                                                     | . 21 |
|      | 2.10.9  | ADC3 built-in offset calibration not functional                                                                                                 | . 21 |
|      | 2.10.10 | ADC3 injected channel conversion while regular conversion is running may provide corrupted data                                                 | . 21 |
|      | 2.10.11 | An ADC instance may impact the accuracy of another ADC instance in specific conditions                                                          | 21   |
| 2.11 | DAC     |                                                                                                                                                 | . 22 |
|      |         |                                                                                                                                                 |      |

ES0491 - Rev 9 page 44/47



|      | 2.11.1       | Invalid DAC channel analog output if the DAC channel MODE bitfield is programmed before DAC initialization       | . 22 |  |  |
|------|--------------|------------------------------------------------------------------------------------------------------------------|------|--|--|
|      | 2.11.2       | DMA underrun flag not set when an internal trigger is detected on the clock cycle of the DMA request acknowledge | . 22 |  |  |
| 2.12 | VREFBUF      |                                                                                                                  |      |  |  |
|      | 2.12.1       | Overshoot on VREFBUF output                                                                                      | . 22 |  |  |
|      | 2.12.2       | VREFBUF Hold mode cannot be used                                                                                 | . 22 |  |  |
| 2.13 | OTFDEC       |                                                                                                                  |      |  |  |
|      | 2.13.1       | OTFDEC encryption key not erased upon a tamper event                                                             | . 23 |  |  |
| 2.14 | TIM          |                                                                                                                  |      |  |  |
|      | 2.14.1       | One-pulse mode trigger not detected in master-slave reset + trigger configuration                                | . 23 |  |  |
|      | 2.14.2       | Consecutive compare event missed in specific conditions                                                          | . 23 |  |  |
|      | 2.14.3       | Output compare clear not working with external counter reset                                                     | . 24 |  |  |
|      | 2.14.4       | Bidirectional break mode not working with short pulses                                                           | . 24 |  |  |
| 2.15 | LPTIM.       |                                                                                                                  | . 24 |  |  |
|      | 2.15.1       | Device may remain stuck in LPTIM interrupt when entering Stop mode                                               | . 24 |  |  |
|      | 2.15.2       | Device may remain stuck in LPTIM interrupt when clearing event flag                                              | . 25 |  |  |
|      | 2.15.3       | LPTIM events and PWM output are delayed by one kernel clock cycle                                                | . 25 |  |  |
| 2.16 | WWDG         |                                                                                                                  | . 26 |  |  |
|      | 2.16.1       | WWDG not functional when $V_{DD}$ is lower than 2.7 V and VOS0 or VOS1 voltage level is selected                 | . 26 |  |  |
| 2.17 | RTC and TAMP |                                                                                                                  |      |  |  |
|      | 2.17.1       | RTC interrupt can be masked by another RTC interrupt                                                             | . 26 |  |  |
|      | 2.17.2       | Calendar initialization may fail in case of consecutive INIT mode entry                                          | . 27 |  |  |
|      | 2.17.3       | Alarm flag may be repeatedly set when the core is stopped in debug                                               | . 28 |  |  |
|      | 2.17.4       | A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF    | . 28 |  |  |
| 2.18 | I2C          |                                                                                                                  | . 28 |  |  |
|      | 2.18.1       | Wrong data sampling when data setup time (t <sub>SU;DAT</sub> ) is shorter than one I2C kernel clock period      | . 28 |  |  |
|      | 2.18.2       | Spurious bus error detection in master mode                                                                      | . 29 |  |  |
|      | 2.18.3       | OVR flag not set in underrun condition                                                                           | . 29 |  |  |
|      | 2.18.4       | Transmission stalled after first byte transfer                                                                   | . 29 |  |  |
|      | 2.18.5       | SDA held low upon SMBus timeout expiry in slave mode                                                             | . 30 |  |  |
| 2.19 | USART        |                                                                                                                  |      |  |  |
|      | 2.19.1       | Anticipated end-of-transmission signaling in SPI slave mode                                                      | . 30 |  |  |
|      | 2.19.2       | Data corruption due to noisy receive line                                                                        | . 30 |  |  |
|      | 2.19.3       | DMA stream locked when transferring data to/from USART                                                           | . 30 |  |  |
|      | 2.19.4       | Received data may be corrupted upon clearing the ABREN bit                                                       | . 31 |  |  |
|      |              |                                                                                                                  |      |  |  |

ES0491 - Rev 9 page 45/47



|            | 2.19.5   | Noise error flag set while ONEBIT is set                                                                                          | . 31 |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|------|
| 2.20       | LPUAR    | Γ                                                                                                                                 | . 31 |
|            | 2.20.1   | DMA stream locked when transferring data to/from LPUART                                                                           | . 31 |
|            | 2.20.2   | Possible LPUART transmitter issue when using low BRR[15:0] value                                                                  | . 31 |
| 2.21       | SPI      |                                                                                                                                   | . 32 |
|            | 2.21.1   | Master data transfer stall at system clock much faster than SCK                                                                   | . 32 |
|            | 2.21.2   | Corrupted CRC return at non-zero UDRDET setting                                                                                   | . 32 |
|            | 2.21.3   | TXP interrupt occurring while SPI disabled                                                                                        | . 32 |
|            | 2.21.4   | Possible corruption of last-received data depending on CRCSIZE setting                                                            | . 33 |
|            | 2.21.5   | Truncation of SPI output signals after EOT event                                                                                  | . 33 |
| 2.22       | FDCAN    |                                                                                                                                   | . 33 |
|            | 2.22.1   | Desynchronization under specific condition with edge filtering enabled                                                            | . 33 |
|            | 2.22.2   | Tx FIFO messages inverted under specific buffer usage and priority setting                                                        | . 33 |
|            | 2.22.3   | DAR mode transmission failure due to lost arbitration                                                                             | . 34 |
| 2.23       | OTG_H    | S                                                                                                                                 | . 34 |
|            | 2.23.1   | Host packet transmission may hang when connecting the full speed interface                                                        |      |
|            |          | through a hub to a low-speed device                                                                                               |      |
| 2.24       |          |                                                                                                                                   | . 34 |
|            | 2.24.1   | The MAC does not provide bus access to a higher priority request after a low priority request is serviced                         | . 34 |
|            | 2.24.2   | Rx DMA engine may fail to recover upon a restart following a bus error, with Rx timestamping enabled                              | . 35 |
|            | 2.24.3   | Tx DMA engine fails to recover correctly or corrupts TSO/USO header data on receiving a bus error response from the AHB DMA slave | . 35 |
|            | 2.24.4   | Incorrectly weighted round robin arbitration between Tx and Rx DMA channels to access the common host bus                         | . 36 |
|            | 2.24.5   | Incorrect L4 inverse filtering results for corrupted packets                                                                      | . 36 |
|            | 2.24.6   | IEEE 1588 Timestamp interrupt status bits are incorrectly cleared on write access to the CSR register with similar offset address | . 37 |
|            | 2.24.7   | Bus error along with Start-of-Packet can corrupt the ongoing transmission of MAC generated packets                                | . 37 |
|            | 2.24.8   | Spurious receive watchdog timeout interrupt                                                                                       | . 38 |
|            | 2.24.9   | Incorrect flexible PPS output interval under specific conditions                                                                  | . 38 |
|            | 2.24.10  | Packets dropped in RMII 10 Mbps mode due to fake dribble and CRC error                                                            | . 38 |
|            | 2.24.11  | ARP offload function not effective                                                                                                | . 38 |
| 2.25       | CEC      |                                                                                                                                   | . 39 |
|            | 2.25.1   | Missed CEC messages in normal receiving mode                                                                                      | . 39 |
|            | 2.25.2   | Unexpected TXERR flag during a message transmission                                                                               | . 39 |
| Important  | security | / notice                                                                                                                          | .40  |
| Revision h | istory . |                                                                                                                                   | .41  |
|            | _        |                                                                                                                                   |      |

ES0491 - Rev 9 page 46/47



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved

ES0491 - Rev 9 page 47/47